1f3a8e2b7SMingkai Hu /* 2f3a8e2b7SMingkai Hu * Copyright 2015 Freescale Semiconductor 3f3a8e2b7SMingkai Hu * 4f3a8e2b7SMingkai Hu * SPDX-License-Identifier: GPL-2.0+ 5f3a8e2b7SMingkai Hu */ 6f3a8e2b7SMingkai Hu 7f3a8e2b7SMingkai Hu #ifndef __LS1043ARDB_H__ 8f3a8e2b7SMingkai Hu #define __LS1043ARDB_H__ 9f3a8e2b7SMingkai Hu 10f3a8e2b7SMingkai Hu #include "ls1043a_common.h" 11f3a8e2b7SMingkai Hu 12f3a8e2b7SMingkai Hu #define CONFIG_DISPLAY_CPUINFO 13f3a8e2b7SMingkai Hu #define CONFIG_DISPLAY_BOARDINFO 14f3a8e2b7SMingkai Hu 15*3ad44729SGong Qianyu #if defined(CONFIG_NAND_BOOT) 16*3ad44729SGong Qianyu #define CONFIG_SYS_TEXT_BASE 0x82000000 17*3ad44729SGong Qianyu #else 18f3a8e2b7SMingkai Hu #define CONFIG_SYS_TEXT_BASE 0x60100000 19*3ad44729SGong Qianyu #endif 20f3a8e2b7SMingkai Hu 21f3a8e2b7SMingkai Hu #define CONFIG_SYS_CLK_FREQ 100000000 22f3a8e2b7SMingkai Hu #define CONFIG_DDR_CLK_FREQ 100000000 23f3a8e2b7SMingkai Hu 24f3a8e2b7SMingkai Hu #define CONFIG_LAYERSCAPE_NS_ACCESS 25f3a8e2b7SMingkai Hu #define CONFIG_MISC_INIT_R 26f3a8e2b7SMingkai Hu 27f3a8e2b7SMingkai Hu #define CONFIG_DIMM_SLOTS_PER_CTLR 1 28f3a8e2b7SMingkai Hu /* Physical Memory Map */ 29f3a8e2b7SMingkai Hu #define CONFIG_CHIP_SELECTS_PER_CTRL 4 30f3a8e2b7SMingkai Hu #define CONFIG_NR_DRAM_BANKS 1 31f3a8e2b7SMingkai Hu 32f3a8e2b7SMingkai Hu #define CONFIG_SYS_SPD_BUS_NUM 0 33f3a8e2b7SMingkai Hu 34f3a8e2b7SMingkai Hu #define CONFIG_FSL_DDR_BIST 35f3a8e2b7SMingkai Hu #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */ 36f3a8e2b7SMingkai Hu #define CONFIG_SYS_DDR_RAW_TIMING 37f3a8e2b7SMingkai Hu #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 38f3a8e2b7SMingkai Hu #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 39f3a8e2b7SMingkai Hu 40*3ad44729SGong Qianyu #ifdef CONFIG_RAMBOOT_PBL 41*3ad44729SGong Qianyu #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1043ardb/ls1043ardb_pbi.cfg 42*3ad44729SGong Qianyu #endif 43*3ad44729SGong Qianyu 44*3ad44729SGong Qianyu #ifdef CONFIG_NAND_BOOT 45*3ad44729SGong Qianyu #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043ardb/ls1043ardb_rcw_nand.cfg 46*3ad44729SGong Qianyu #endif 47*3ad44729SGong Qianyu 48f3a8e2b7SMingkai Hu /* 49f3a8e2b7SMingkai Hu * NOR Flash Definitions 50f3a8e2b7SMingkai Hu */ 51f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_CSPR_EXT (0x0) 52f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 53f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_CSPR \ 54f3a8e2b7SMingkai Hu (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 55f3a8e2b7SMingkai Hu CSPR_PORT_SIZE_16 | \ 56f3a8e2b7SMingkai Hu CSPR_MSEL_NOR | \ 57f3a8e2b7SMingkai Hu CSPR_V) 58f3a8e2b7SMingkai Hu 59f3a8e2b7SMingkai Hu /* NOR Flash Timing Params */ 60f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 61f3a8e2b7SMingkai Hu CSOR_NOR_TRHZ_80) 62f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \ 63f3a8e2b7SMingkai Hu FTIM0_NOR_TEADC(0x1) | \ 64f3a8e2b7SMingkai Hu FTIM0_NOR_TAVDS(0x0) | \ 65f3a8e2b7SMingkai Hu FTIM0_NOR_TEAHC(0xc)) 66f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1c) | \ 67f3a8e2b7SMingkai Hu FTIM1_NOR_TRAD_NOR(0xb) | \ 68f3a8e2b7SMingkai Hu FTIM1_NOR_TSEQRAD_NOR(0x9)) 69f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) | \ 70f3a8e2b7SMingkai Hu FTIM2_NOR_TCH(0x4) | \ 71f3a8e2b7SMingkai Hu FTIM2_NOR_TWPH(0x8) | \ 72f3a8e2b7SMingkai Hu FTIM2_NOR_TWP(0x10)) 73f3a8e2b7SMingkai Hu #define CONFIG_SYS_NOR_FTIM3 0 74f3a8e2b7SMingkai Hu #define CONFIG_SYS_IFC_CCR 0x01000000 75f3a8e2b7SMingkai Hu 76f3a8e2b7SMingkai Hu #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 77f3a8e2b7SMingkai Hu #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 78f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 79f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 80f3a8e2b7SMingkai Hu 81f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_EMPTY_INFO 82f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS } 83f3a8e2b7SMingkai Hu 84f3a8e2b7SMingkai Hu #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 85f3a8e2b7SMingkai Hu #define CONFIG_SYS_WRITE_SWAPPED_DATA 86f3a8e2b7SMingkai Hu 87f3a8e2b7SMingkai Hu /* 88f3a8e2b7SMingkai Hu * NAND Flash Definitions 89f3a8e2b7SMingkai Hu */ 90f3a8e2b7SMingkai Hu #define CONFIG_NAND_FSL_IFC 91f3a8e2b7SMingkai Hu 92f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_BASE 0x7e800000 93f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 94f3a8e2b7SMingkai Hu 95f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 96f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 97f3a8e2b7SMingkai Hu | CSPR_PORT_SIZE_8 \ 98f3a8e2b7SMingkai Hu | CSPR_MSEL_NAND \ 99f3a8e2b7SMingkai Hu | CSPR_V) 100f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 101f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 102f3a8e2b7SMingkai Hu | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 103f3a8e2b7SMingkai Hu | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 104f3a8e2b7SMingkai Hu | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ 105f3a8e2b7SMingkai Hu | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 106f3a8e2b7SMingkai Hu | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \ 107f3a8e2b7SMingkai Hu | CSOR_NAND_PB(64)) /* 64 Pages Per Block */ 108f3a8e2b7SMingkai Hu 109f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_ONFI_DETECTION 110f3a8e2b7SMingkai Hu 111f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \ 112f3a8e2b7SMingkai Hu FTIM0_NAND_TWP(0x18) | \ 113f3a8e2b7SMingkai Hu FTIM0_NAND_TWCHT(0x7) | \ 114f3a8e2b7SMingkai Hu FTIM0_NAND_TWH(0xa)) 115f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 116f3a8e2b7SMingkai Hu FTIM1_NAND_TWBE(0x39) | \ 117f3a8e2b7SMingkai Hu FTIM1_NAND_TRR(0xe) | \ 118f3a8e2b7SMingkai Hu FTIM1_NAND_TRP(0x18)) 119f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \ 120f3a8e2b7SMingkai Hu FTIM2_NAND_TREH(0xa) | \ 121f3a8e2b7SMingkai Hu FTIM2_NAND_TWHRE(0x1e)) 122f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_FTIM3 0x0 123f3a8e2b7SMingkai Hu 124f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 125f3a8e2b7SMingkai Hu #define CONFIG_SYS_MAX_NAND_DEVICE 1 126f3a8e2b7SMingkai Hu #define CONFIG_MTD_NAND_VERIFY_WRITE 127f3a8e2b7SMingkai Hu #define CONFIG_CMD_NAND 128f3a8e2b7SMingkai Hu 129f3a8e2b7SMingkai Hu #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 130f3a8e2b7SMingkai Hu 131*3ad44729SGong Qianyu #ifdef CONFIG_NAND_BOOT 132*3ad44729SGong Qianyu #define CONFIG_SPL_PAD_TO 0x20000 /* block aligned */ 133*3ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO 134*3ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_SIZE (640 << 10) 135*3ad44729SGong Qianyu #endif 136*3ad44729SGong Qianyu 137f3a8e2b7SMingkai Hu /* 138f3a8e2b7SMingkai Hu * CPLD 139f3a8e2b7SMingkai Hu */ 140f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_BASE 0x7fb00000 141f3a8e2b7SMingkai Hu #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE 142f3a8e2b7SMingkai Hu 143f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_CSPR_EXT (0x0) 144f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \ 145f3a8e2b7SMingkai Hu CSPR_PORT_SIZE_8 | \ 146f3a8e2b7SMingkai Hu CSPR_MSEL_GPCM | \ 147f3a8e2b7SMingkai Hu CSPR_V) 148f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024) 149f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 150f3a8e2b7SMingkai Hu CSOR_NOR_NOR_MODE_AVD_NOR | \ 151f3a8e2b7SMingkai Hu CSOR_NOR_TRHZ_80) 152f3a8e2b7SMingkai Hu 153f3a8e2b7SMingkai Hu /* CPLD Timing parameters for IFC GPCM */ 154f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \ 155f3a8e2b7SMingkai Hu FTIM0_GPCM_TEADC(0xf) | \ 156f3a8e2b7SMingkai Hu FTIM0_GPCM_TEAHC(0xf)) 157f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 158f3a8e2b7SMingkai Hu FTIM1_GPCM_TRAD(0x3f)) 159f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ 160f3a8e2b7SMingkai Hu FTIM2_GPCM_TCH(0xf) | \ 161f3a8e2b7SMingkai Hu FTIM2_GPCM_TWP(0xff)) 162f3a8e2b7SMingkai Hu #define CONFIG_SYS_CPLD_FTIM3 0x0 163f3a8e2b7SMingkai Hu 164f3a8e2b7SMingkai Hu /* IFC Timing Params */ 165*3ad44729SGong Qianyu #ifdef CONFIG_NAND_BOOT 166*3ad44729SGong Qianyu #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 167*3ad44729SGong Qianyu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 168*3ad44729SGong Qianyu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 169*3ad44729SGong Qianyu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 170*3ad44729SGong Qianyu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 171*3ad44729SGong Qianyu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 172*3ad44729SGong Qianyu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 173*3ad44729SGong Qianyu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 174*3ad44729SGong Qianyu 175*3ad44729SGong Qianyu #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT 176*3ad44729SGong Qianyu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 177*3ad44729SGong Qianyu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 178*3ad44729SGong Qianyu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 179*3ad44729SGong Qianyu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 180*3ad44729SGong Qianyu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 181*3ad44729SGong Qianyu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 182*3ad44729SGong Qianyu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 183*3ad44729SGong Qianyu #else 184f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT 185f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 186f3a8e2b7SMingkai Hu #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 187f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 188f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 189f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 190f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 191f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 192f3a8e2b7SMingkai Hu 193f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT 194f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 195f3a8e2b7SMingkai Hu #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 196f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 197f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 198f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 199f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 200f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 201*3ad44729SGong Qianyu #endif 202f3a8e2b7SMingkai Hu 203f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT 204f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR 205f3a8e2b7SMingkai Hu #define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK 206f3a8e2b7SMingkai Hu #define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR 207f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0 208f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1 209f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2 210f3a8e2b7SMingkai Hu #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3 211f3a8e2b7SMingkai Hu 212f3a8e2b7SMingkai Hu /* EEPROM */ 213f3a8e2b7SMingkai Hu #define CONFIG_ID_EEPROM 214f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_EEPROM_NXID 215f3a8e2b7SMingkai Hu #define CONFIG_SYS_EEPROM_BUS_NUM 0 216f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 217f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 218f3a8e2b7SMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 219f3a8e2b7SMingkai Hu #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 220f3a8e2b7SMingkai Hu 221f3a8e2b7SMingkai Hu /* 222f3a8e2b7SMingkai Hu * Environment 223f3a8e2b7SMingkai Hu */ 224*3ad44729SGong Qianyu #define CONFIG_ENV_OVERWRITE 225*3ad44729SGong Qianyu 226*3ad44729SGong Qianyu #if defined(CONFIG_NAND_BOOT) 227*3ad44729SGong Qianyu #define CONFIG_ENV_IS_IN_NAND 228*3ad44729SGong Qianyu #define CONFIG_ENV_SIZE 0x2000 229*3ad44729SGong Qianyu #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 230*3ad44729SGong Qianyu #else 231f3a8e2b7SMingkai Hu #define CONFIG_ENV_IS_IN_FLASH 232f3a8e2b7SMingkai Hu #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x200000) 233f3a8e2b7SMingkai Hu #define CONFIG_ENV_SECT_SIZE 0x20000 234f3a8e2b7SMingkai Hu #define CONFIG_ENV_SIZE 0x20000 235*3ad44729SGong Qianyu #endif 236f3a8e2b7SMingkai Hu 237f3a8e2b7SMingkai Hu #endif /* __LS1043ARDB_H__ */ 238