1 /* 2 * Copyright (C) 2015 Freescale Semiconductor 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 */ 6 7 #ifndef __LS1043A_COMMON_H 8 #define __LS1043A_COMMON_H 9 10 #define CONFIG_REMAKE_ELF 11 #define CONFIG_FSL_LAYERSCAPE 12 #define CONFIG_LS1043A 13 #define CONFIG_MP 14 #define CONFIG_SYS_FSL_CLK 15 #define CONFIG_GICV2 16 17 #include <asm/arch/config.h> 18 19 /* Link Definitions */ 20 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) 21 22 #define CONFIG_SUPPORT_RAW_INITRD 23 24 #define CONFIG_SKIP_LOWLEVEL_INIT 25 #define CONFIG_BOARD_EARLY_INIT_F 1 26 27 #define CONFIG_VERY_BIG_RAM 28 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000 29 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 30 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 31 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL 32 33 #define CPU_RELEASE_ADDR secondary_boot_func 34 35 /* Generic Timer Definitions */ 36 #define COUNTER_FREQUENCY 25000000 /* 25MHz */ 37 38 /* Size of malloc() pool */ 39 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) 40 41 /* Serial Port */ 42 #define CONFIG_CONS_INDEX 1 43 #define CONFIG_SYS_NS16550_SERIAL 44 #define CONFIG_SYS_NS16550_REG_SIZE 1 45 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)) 46 47 #define CONFIG_BAUDRATE 115200 48 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 49 50 /* SD boot SPL */ 51 #ifdef CONFIG_SD_BOOT 52 #define CONFIG_SPL_FRAMEWORK 53 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" 54 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 55 56 #define CONFIG_SPL_TEXT_BASE 0x10000000 57 #define CONFIG_SPL_MAX_SIZE 0x1d000 58 #define CONFIG_SPL_STACK 0x1001e000 59 #define CONFIG_SPL_PAD_TO 0x1d000 60 61 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 62 CONFIG_SYS_MONITOR_LEN) 63 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 64 #define CONFIG_SPL_BSS_START_ADDR 0x80100000 65 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 66 #define CONFIG_SYS_MONITOR_LEN 0xa0000 67 #endif 68 69 /* NAND SPL */ 70 #ifdef CONFIG_NAND_BOOT 71 #define CONFIG_SPL_PBL_PAD 72 #define CONFIG_SPL_FRAMEWORK 73 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" 74 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 75 #define CONFIG_SPL_TEXT_BASE 0x10000000 76 #define CONFIG_SPL_MAX_SIZE 0x1a000 77 #define CONFIG_SPL_STACK 0x1001d000 78 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 79 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 80 #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 81 #define CONFIG_SPL_BSS_START_ADDR 0x80100000 82 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 83 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 84 #define CONFIG_SYS_MONITOR_LEN 0xa0000 85 #endif 86 87 /* IFC */ 88 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 89 #define CONFIG_FSL_IFC 90 /* 91 * CONFIG_SYS_FLASH_BASE has the final address (core view) 92 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view) 93 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address 94 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting 95 */ 96 #define CONFIG_SYS_FLASH_BASE 0x60000000 97 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 98 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000 99 100 #ifndef CONFIG_SYS_NO_FLASH 101 #define CONFIG_FLASH_CFI_DRIVER 102 #define CONFIG_SYS_FLASH_CFI 103 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 104 #define CONFIG_SYS_FLASH_QUIET_TEST 105 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 106 #endif 107 #endif 108 109 /* I2C */ 110 #define CONFIG_SYS_I2C 111 #define CONFIG_SYS_I2C_MXC 112 #define CONFIG_SYS_I2C_MXC_I2C1 113 #define CONFIG_SYS_I2C_MXC_I2C2 114 #define CONFIG_SYS_I2C_MXC_I2C3 115 #define CONFIG_SYS_I2C_MXC_I2C4 116 117 /* PCIe */ 118 #define CONFIG_PCIE1 /* PCIE controller 1 */ 119 #define CONFIG_PCIE2 /* PCIE controller 2 */ 120 #define CONFIG_PCIE3 /* PCIE controller 3 */ 121 #define FSL_PCIE_COMPAT "fsl,ls1043a-pcie" 122 123 #ifdef CONFIG_PCI 124 #define CONFIG_NET_MULTI 125 #define CONFIG_PCI_SCAN_SHOW 126 #define CONFIG_CMD_PCI 127 #endif 128 129 /* Command line configuration */ 130 #define CONFIG_CMD_ENV 131 132 /* MMC */ 133 #ifdef CONFIG_MMC 134 #define CONFIG_FSL_ESDHC 135 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 136 #define CONFIG_GENERIC_MMC 137 #define CONFIG_DOS_PARTITION 138 #endif 139 140 /* DSPI */ 141 #define CONFIG_FSL_DSPI 142 #ifdef CONFIG_FSL_DSPI 143 #define CONFIG_DM_SPI_FLASH 144 #define CONFIG_SPI_FLASH_STMICRO /* cs0 */ 145 #define CONFIG_SPI_FLASH_SST /* cs1 */ 146 #define CONFIG_SPI_FLASH_EON /* cs2 */ 147 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 148 #define CONFIG_SF_DEFAULT_BUS 1 149 #define CONFIG_SF_DEFAULT_CS 0 150 #endif 151 #endif 152 153 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 154 155 /* FMan ucode */ 156 #define CONFIG_SYS_DPAA_FMAN 157 #ifdef CONFIG_SYS_DPAA_FMAN 158 #define CONFIG_SYS_FM_MURAM_SIZE 0x60000 159 160 #ifdef CONFIG_NAND_BOOT 161 /* Store Fman ucode at offeset 0x160000(11 blocks). */ 162 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 163 #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE) 164 #elif defined(CONFIG_SD_BOOT) 165 /* 166 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 167 * about 1MB (2040 blocks), Env is stored after the image, and the env size is 168 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 2080(0x820). 169 */ 170 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 171 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 172 #elif defined(CONFIG_QSPI_BOOT) 173 #define CONFIG_SYS_QE_FW_IN_SPIFLASH 174 #define CONFIG_SYS_FMAN_FW_ADDR 0x400d0000 175 #define CONFIG_ENV_SPI_BUS 0 176 #define CONFIG_ENV_SPI_CS 0 177 #define CONFIG_ENV_SPI_MAX_HZ 1000000 178 #define CONFIG_ENV_SPI_MODE 0x03 179 #else 180 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 181 /* FMan fireware Pre-load address */ 182 #define CONFIG_SYS_FMAN_FW_ADDR 0x60300000 183 #endif 184 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 185 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 186 #endif 187 188 /* Miscellaneous configurable options */ 189 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) 190 #define CONFIG_ARCH_EARLY_INIT_R 191 #define CONFIG_BOARD_LATE_INIT 192 193 #define CONFIG_HWCONFIG 194 #define HWCONFIG_BUFFER_SIZE 128 195 196 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 197 #define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \ 198 "5m(kernel),1m(dtb),9m(file_system)" 199 #else 200 #define MTDPARTS_DEFAULT "mtdparts=60000000.nor:1m(nor_bank0_rcw)," \ 201 "1m(nor_bank0_uboot),1m(nor_bank0_uboot_env)," \ 202 "1m(nor_bank0_fman_uconde),40m(nor_bank0_fit)," \ 203 "1m(nor_bank4_rcw),1m(nor_bank4_uboot)," \ 204 "1m(nor_bank4_uboot_env),1m(nor_bank4_fman_ucode)," \ 205 "40m(nor_bank4_fit);7e800000.flash:" \ 206 "1m(nand_uboot),1m(nand_uboot_env)," \ 207 "20m(nand_fit);spi0.0:1m(uboot)," \ 208 "5m(kernel),1m(dtb),9m(file_system)" 209 #endif 210 211 /* Initial environment variables */ 212 #define CONFIG_EXTRA_ENV_SETTINGS \ 213 "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 214 "loadaddr=0x80100000\0" \ 215 "fdt_high=0xffffffffffffffff\0" \ 216 "initrd_high=0xffffffffffffffff\0" \ 217 "kernel_start=0x61100000\0" \ 218 "kernel_load=0xa0000000\0" \ 219 "kernel_size=0x2800000\0" \ 220 "console=ttyS0,115200\0" \ 221 "mtdparts=" MTDPARTS_DEFAULT "\0" 222 223 #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \ 224 "earlycon=uart8250,mmio,0x21c0500 " \ 225 MTDPARTS_DEFAULT 226 227 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 228 #define CONFIG_BOOTCOMMAND "sf probe && sf read $kernel_load " \ 229 "e0000 f00000 && bootm $kernel_load" 230 #else 231 #define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \ 232 "$kernel_size && bootm $kernel_load" 233 #endif 234 235 /* Monitor Command Prompt */ 236 #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 237 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 238 sizeof(CONFIG_SYS_PROMPT) + 16) 239 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */ 240 #define CONFIG_SYS_LONGHELP 241 #define CONFIG_CMDLINE_EDITING 1 242 #define CONFIG_AUTO_COMPLETE 243 #define CONFIG_SYS_MAXARGS 64 /* max command args */ 244 245 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 246 247 /* Hash command with SHA acceleration supported in hardware */ 248 #ifdef CONFIG_FSL_CAAM 249 #define CONFIG_CMD_HASH 250 #define CONFIG_SHA_HW_ACCEL 251 #endif 252 253 #endif /* __LS1043A_COMMON_H */ 254