xref: /rk3399_rockchip-uboot/include/configs/ls1043a_common.h (revision fd1b147c2cd65be5a6a048e7c1b0c265bd575e6e)
1f3a8e2b7SMingkai Hu /*
2f3a8e2b7SMingkai Hu  * Copyright (C) 2015 Freescale Semiconductor
3f3a8e2b7SMingkai Hu  *
4f3a8e2b7SMingkai Hu  * SPDX-License-Identifier:	GPL-2.0+
5f3a8e2b7SMingkai Hu  */
6f3a8e2b7SMingkai Hu 
7f3a8e2b7SMingkai Hu #ifndef __LS1043A_COMMON_H
8f3a8e2b7SMingkai Hu #define __LS1043A_COMMON_H
9f3a8e2b7SMingkai Hu 
10f3a8e2b7SMingkai Hu #define CONFIG_REMAKE_ELF
11f3a8e2b7SMingkai Hu #define CONFIG_FSL_LAYERSCAPE
12f3a8e2b7SMingkai Hu #define CONFIG_FSL_LSCH2
13f3a8e2b7SMingkai Hu #define CONFIG_LS1043A
14831c068fSHou Zhiqiang #define CONFIG_MP
15f3a8e2b7SMingkai Hu #define CONFIG_SYS_FSL_CLK
16f3a8e2b7SMingkai Hu #define CONFIG_GICV2
17f3a8e2b7SMingkai Hu 
18f3a8e2b7SMingkai Hu #include <asm/arch/config.h>
19f3a8e2b7SMingkai Hu #ifdef CONFIG_SYS_FSL_SRDS_1
20f3a8e2b7SMingkai Hu #define	CONFIG_SYS_HAS_SERDES
21f3a8e2b7SMingkai Hu #endif
22f3a8e2b7SMingkai Hu 
23f3a8e2b7SMingkai Hu /* Link Definitions */
24f3a8e2b7SMingkai Hu #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
25f3a8e2b7SMingkai Hu 
26f3a8e2b7SMingkai Hu #define CONFIG_SUPPORT_RAW_INITRD
27f3a8e2b7SMingkai Hu 
28f3a8e2b7SMingkai Hu #define CONFIG_SKIP_LOWLEVEL_INIT
29f3a8e2b7SMingkai Hu #define CONFIG_BOARD_EARLY_INIT_F	1
30f3a8e2b7SMingkai Hu 
31f3a8e2b7SMingkai Hu #ifndef CONFIG_SYS_FSL_DDR4
32f3a8e2b7SMingkai Hu #define CONFIG_SYS_FSL_DDR3		/* Use DDR3 memory */
33f3a8e2b7SMingkai Hu #endif
34f3a8e2b7SMingkai Hu 
35f3a8e2b7SMingkai Hu #define CONFIG_VERY_BIG_RAM
36f3a8e2b7SMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE	0x80000000
37f3a8e2b7SMingkai Hu #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY	0
38f3a8e2b7SMingkai Hu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
39e994dddbSShaohui Xie #define CONFIG_SYS_DDR_BLOCK2_BASE      0x880000000ULL
40f3a8e2b7SMingkai Hu 
41831c068fSHou Zhiqiang #define CPU_RELEASE_ADDR               secondary_boot_func
42831c068fSHou Zhiqiang 
43f3a8e2b7SMingkai Hu /* Generic Timer Definitions */
44f3a8e2b7SMingkai Hu #define COUNTER_FREQUENCY		25000000	/* 25MHz */
45f3a8e2b7SMingkai Hu 
46f3a8e2b7SMingkai Hu /* Size of malloc() pool */
47f3a8e2b7SMingkai Hu #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 1024 * 1024)
48f3a8e2b7SMingkai Hu 
49f3a8e2b7SMingkai Hu /* Serial Port */
50f3a8e2b7SMingkai Hu #define CONFIG_CONS_INDEX		1
51f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_SERIAL
52f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE	1
53f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0))
54f3a8e2b7SMingkai Hu 
55f3a8e2b7SMingkai Hu #define CONFIG_BAUDRATE			115200
56f3a8e2b7SMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }
57f3a8e2b7SMingkai Hu 
58c7ca8b07SGong Qianyu /* SD boot SPL */
59c7ca8b07SGong Qianyu #ifdef CONFIG_SD_BOOT
60c7ca8b07SGong Qianyu #define CONFIG_SPL_FRAMEWORK
61c7ca8b07SGong Qianyu #define CONFIG_SPL_LDSCRIPT		"arch/arm/cpu/armv8/u-boot-spl.lds"
62c7ca8b07SGong Qianyu #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
63c7ca8b07SGong Qianyu #define CONFIG_SPL_LIBCOMMON_SUPPORT
64c7ca8b07SGong Qianyu #define CONFIG_SPL_LIBGENERIC_SUPPORT
65c7ca8b07SGong Qianyu #define CONFIG_SPL_ENV_SUPPORT
66c7ca8b07SGong Qianyu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
67c7ca8b07SGong Qianyu #define CONFIG_SPL_WATCHDOG_SUPPORT
68c7ca8b07SGong Qianyu #define CONFIG_SPL_I2C_SUPPORT
69c7ca8b07SGong Qianyu #define CONFIG_SPL_SERIAL_SUPPORT
70c7ca8b07SGong Qianyu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
71c7ca8b07SGong Qianyu #define CONFIG_SPL_MMC_SUPPORT
72c7ca8b07SGong Qianyu #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR		0xf0
73c7ca8b07SGong Qianyu #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS		0x500
74c7ca8b07SGong Qianyu 
75c7ca8b07SGong Qianyu #define CONFIG_SPL_TEXT_BASE		0x10000000
76c7ca8b07SGong Qianyu #define CONFIG_SPL_MAX_SIZE		0x1d000
77c7ca8b07SGong Qianyu #define CONFIG_SPL_STACK		0x1001e000
78c7ca8b07SGong Qianyu #define CONFIG_SPL_PAD_TO		0x1d000
79c7ca8b07SGong Qianyu 
80c7ca8b07SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SYS_TEXT_BASE + \
81c7ca8b07SGong Qianyu 					CONFIG_SYS_MONITOR_LEN)
82c7ca8b07SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
83c7ca8b07SGong Qianyu #define CONFIG_SPL_BSS_START_ADDR	0x80100000
84c7ca8b07SGong Qianyu #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
85c7ca8b07SGong Qianyu #define CONFIG_SYS_MONITOR_LEN		0xa0000
86c7ca8b07SGong Qianyu #endif
87c7ca8b07SGong Qianyu 
883ad44729SGong Qianyu /* NAND SPL */
893ad44729SGong Qianyu #ifdef CONFIG_NAND_BOOT
903ad44729SGong Qianyu #define CONFIG_SPL_PBL_PAD
913ad44729SGong Qianyu #define CONFIG_SPL_FRAMEWORK
923ad44729SGong Qianyu #define CONFIG_SPL_LDSCRIPT		"arch/arm/cpu/armv8/u-boot-spl.lds"
933ad44729SGong Qianyu #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
943ad44729SGong Qianyu #define CONFIG_SPL_LIBCOMMON_SUPPORT
953ad44729SGong Qianyu #define CONFIG_SPL_LIBGENERIC_SUPPORT
963ad44729SGong Qianyu #define CONFIG_SPL_ENV_SUPPORT
973ad44729SGong Qianyu #define CONFIG_SPL_WATCHDOG_SUPPORT
983ad44729SGong Qianyu #define CONFIG_SPL_I2C_SUPPORT
993ad44729SGong Qianyu #define CONFIG_SPL_SERIAL_SUPPORT
1003ad44729SGong Qianyu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
1013ad44729SGong Qianyu #define CONFIG_SPL_NAND_SUPPORT
1023ad44729SGong Qianyu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
1033ad44729SGong Qianyu #define CONFIG_SPL_TEXT_BASE		0x10000000
1043ad44729SGong Qianyu #define CONFIG_SPL_MAX_SIZE		0x1a000
1053ad44729SGong Qianyu #define CONFIG_SPL_STACK		0x1001d000
1063ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
1073ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
1083ad44729SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_START	0x80200000
1093ad44729SGong Qianyu #define CONFIG_SPL_BSS_START_ADDR	0x80100000
1103ad44729SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
1113ad44729SGong Qianyu #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
1123ad44729SGong Qianyu #define CONFIG_SYS_MONITOR_LEN		0xa0000
1133ad44729SGong Qianyu #endif
1143ad44729SGong Qianyu 
115f3a8e2b7SMingkai Hu /* IFC */
116b0f20cafSQianyu Gong #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
117f3a8e2b7SMingkai Hu #define CONFIG_FSL_IFC
118f3a8e2b7SMingkai Hu /*
119f3a8e2b7SMingkai Hu  * CONFIG_SYS_FLASH_BASE has the final address (core view)
120f3a8e2b7SMingkai Hu  * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
121f3a8e2b7SMingkai Hu  * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
122f3a8e2b7SMingkai Hu  * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
123f3a8e2b7SMingkai Hu  */
124f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE			0x60000000
125f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS		CONFIG_SYS_FLASH_BASE
126f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY	0x00000000
127f3a8e2b7SMingkai Hu 
128f3a8e2b7SMingkai Hu #ifndef CONFIG_SYS_NO_FLASH
129f3a8e2b7SMingkai Hu #define CONFIG_FLASH_CFI_DRIVER
130f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_CFI
131f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
132f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST
133f3a8e2b7SMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
134f3a8e2b7SMingkai Hu #endif
135166ef1e9SGong Qianyu #endif
136f3a8e2b7SMingkai Hu 
137f3a8e2b7SMingkai Hu /* I2C */
138f3a8e2b7SMingkai Hu #define CONFIG_CMD_I2C
139f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C
140f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC
141f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C1
142f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C2
143f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C3
144f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C4
145f3a8e2b7SMingkai Hu 
146f3a8e2b7SMingkai Hu /* PCIe */
147f3a8e2b7SMingkai Hu #define CONFIG_PCI		/* Enable PCI/PCIE */
148f3a8e2b7SMingkai Hu #define CONFIG_PCIE1		/* PCIE controller 1 */
149f3a8e2b7SMingkai Hu #define CONFIG_PCIE2		/* PCIE controller 2 */
150f3a8e2b7SMingkai Hu #define CONFIG_PCIE3		/* PCIE controller 3 */
151f3a8e2b7SMingkai Hu #define CONFIG_PCIE_LAYERSCAPE	/* Use common FSL Layerscape PCIe code */
152f3a8e2b7SMingkai Hu #define FSL_PCIE_COMPAT "fsl,ls1043a-pcie"
153f3a8e2b7SMingkai Hu 
154f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCI_64BIT
155f3a8e2b7SMingkai Hu 
156f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF	0x00000000
157f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG0_SIZE	0x00001000	/* 4k */
158f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF	0x00001000
159f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG1_SIZE	0x00001000	/* 4k */
160f3a8e2b7SMingkai Hu 
161f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_IO_BUS		0x00000000
162f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_IO_PHYS_OFF	0x00010000
163f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_IO_SIZE		0x00010000	/* 64k */
164f3a8e2b7SMingkai Hu 
165f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_MEM_BUS		0x40000000
166f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_MEM_PHYS_OFF	0x40000000
167f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_MEM_SIZE	0x40000000	/* 1G */
168f3a8e2b7SMingkai Hu 
169f3a8e2b7SMingkai Hu #ifdef CONFIG_PCI
170f3a8e2b7SMingkai Hu #define CONFIG_NET_MULTI
171f3a8e2b7SMingkai Hu #define CONFIG_PCI_PNP
172f3a8e2b7SMingkai Hu #define CONFIG_E1000
173f3a8e2b7SMingkai Hu #define CONFIG_PCI_SCAN_SHOW
174f3a8e2b7SMingkai Hu #define CONFIG_CMD_PCI
175f3a8e2b7SMingkai Hu #endif
176f3a8e2b7SMingkai Hu 
177f3a8e2b7SMingkai Hu /* Command line configuration */
178f3a8e2b7SMingkai Hu #define CONFIG_CMD_CACHE
179f3a8e2b7SMingkai Hu #define CONFIG_CMD_DHCP
180f3a8e2b7SMingkai Hu #define CONFIG_CMD_ENV
181f3a8e2b7SMingkai Hu #define CONFIG_CMD_PING
182f3a8e2b7SMingkai Hu 
1838ef0d5c4SYangbo Lu /*  MMC  */
1848ef0d5c4SYangbo Lu #define CONFIG_MMC
1858ef0d5c4SYangbo Lu #ifdef CONFIG_MMC
1868ef0d5c4SYangbo Lu #define CONFIG_CMD_MMC
1878ef0d5c4SYangbo Lu #define CONFIG_CMD_FAT
1888ef0d5c4SYangbo Lu #define CONFIG_FSL_ESDHC
1898ef0d5c4SYangbo Lu #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
1908ef0d5c4SYangbo Lu #define CONFIG_GENERIC_MMC
1918ef0d5c4SYangbo Lu #define CONFIG_DOS_PARTITION
1928ef0d5c4SYangbo Lu #endif
1938ef0d5c4SYangbo Lu 
194e0579a58SGong Qianyu /*  DSPI  */
195e0579a58SGong Qianyu #define CONFIG_FSL_DSPI
196e0579a58SGong Qianyu #ifdef CONFIG_FSL_DSPI
197e0579a58SGong Qianyu #define CONFIG_CMD_SF
198e0579a58SGong Qianyu #define CONFIG_DM_SPI_FLASH
199e0579a58SGong Qianyu #define CONFIG_SPI_FLASH_STMICRO	/* cs0 */
200e0579a58SGong Qianyu #define CONFIG_SPI_FLASH_SST		/* cs1 */
201e0579a58SGong Qianyu #define CONFIG_SPI_FLASH_EON		/* cs2 */
202b0f20cafSQianyu Gong #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
203e0579a58SGong Qianyu #define CONFIG_SF_DEFAULT_BUS		1
204e0579a58SGong Qianyu #define CONFIG_SF_DEFAULT_CS		0
205e0579a58SGong Qianyu #endif
206166ef1e9SGong Qianyu #endif
207e0579a58SGong Qianyu 
208ef6c55a2SAneesh Bansal #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
209ef6c55a2SAneesh Bansal 
210e8297341SShaohui Xie /* FMan ucode */
211e8297341SShaohui Xie #define CONFIG_SYS_DPAA_FMAN
212e8297341SShaohui Xie #ifdef CONFIG_SYS_DPAA_FMAN
213e8297341SShaohui Xie #define CONFIG_SYS_FM_MURAM_SIZE	0x60000
214e8297341SShaohui Xie 
215*fd1b147cSQianyu Gong #ifdef CONFIG_NAND_BOOT
216*fd1b147cSQianyu Gong /* Store Fman ucode at offeset 0x160000(11 blocks). */
217*fd1b147cSQianyu Gong #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
218*fd1b147cSQianyu Gong #define CONFIG_SYS_FMAN_FW_ADDR		(11 * CONFIG_SYS_NAND_BLOCK_SIZE)
219*fd1b147cSQianyu Gong #elif defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
220166ef1e9SGong Qianyu #define CONFIG_SYS_QE_FW_IN_SPIFLASH
221166ef1e9SGong Qianyu #define CONFIG_SYS_FMAN_FW_ADDR		0x400d0000
222166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_BUS		0
223166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_CS		0
224166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_MAX_HZ		1000000
225166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_MODE		0x03
226166ef1e9SGong Qianyu #else
227e8297341SShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
228e8297341SShaohui Xie /* FMan fireware Pre-load address */
229e8297341SShaohui Xie #define CONFIG_SYS_FMAN_FW_ADDR		0x60300000
230166ef1e9SGong Qianyu #endif
231e8297341SShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
232e8297341SShaohui Xie #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
233e8297341SShaohui Xie #endif
234e8297341SShaohui Xie 
235f3a8e2b7SMingkai Hu /* Miscellaneous configurable options */
236f3a8e2b7SMingkai Hu #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
237f3a8e2b7SMingkai Hu #define CONFIG_ARCH_EARLY_INIT_R
238f3a8e2b7SMingkai Hu #define CONFIG_BOARD_LATE_INIT
239f3a8e2b7SMingkai Hu 
240f3a8e2b7SMingkai Hu #define CONFIG_HWCONFIG
241f3a8e2b7SMingkai Hu #define HWCONFIG_BUFFER_SIZE		128
242f3a8e2b7SMingkai Hu 
243f3a8e2b7SMingkai Hu /* Initial environment variables */
244f3a8e2b7SMingkai Hu #define CONFIG_EXTRA_ENV_SETTINGS		\
245f3a8e2b7SMingkai Hu 	"hwconfig=fsl_ddr:bank_intlv=auto\0"	\
246f3a8e2b7SMingkai Hu 	"loadaddr=0x80100000\0"			\
247f3a8e2b7SMingkai Hu 	"kernel_addr=0x100000\0"		\
248f3a8e2b7SMingkai Hu 	"ramdisk_addr=0x800000\0"		\
249f3a8e2b7SMingkai Hu 	"ramdisk_size=0x2000000\0"		\
250f3a8e2b7SMingkai Hu 	"fdt_high=0xffffffffffffffff\0"		\
251f3a8e2b7SMingkai Hu 	"initrd_high=0xffffffffffffffff\0"	\
252ad6767b6SQianyu Gong 	"kernel_start=0x61100000\0"		\
253ad6767b6SQianyu Gong 	"kernel_load=0xa0000000\0"		\
254ad6767b6SQianyu Gong 	"kernel_size=0x2800000\0"		\
255f3a8e2b7SMingkai Hu 	"console=ttyAMA0,38400n8\0"
256f3a8e2b7SMingkai Hu 
257f3a8e2b7SMingkai Hu #define CONFIG_BOOTARGS			"console=ttyS0,115200 root=/dev/ram0 " \
258ad6767b6SQianyu Gong 					"earlycon=uart8250,mmio,0x21c0500"
259f3a8e2b7SMingkai Hu #define CONFIG_BOOTCOMMAND		"cp.b $kernel_start $kernel_load "     \
260f3a8e2b7SMingkai Hu 					"$kernel_size && bootm $kernel_load"
261f3a8e2b7SMingkai Hu #define CONFIG_BOOTDELAY		10
262f3a8e2b7SMingkai Hu 
263f3a8e2b7SMingkai Hu /* Monitor Command Prompt */
264f3a8e2b7SMingkai Hu #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
265f3a8e2b7SMingkai Hu #define CONFIG_SYS_PROMPT		"=> "
266f3a8e2b7SMingkai Hu #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
267f3a8e2b7SMingkai Hu 					sizeof(CONFIG_SYS_PROMPT) + 16)
268f3a8e2b7SMingkai Hu #define CONFIG_SYS_HUSH_PARSER
269f3a8e2b7SMingkai Hu #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
270f3a8e2b7SMingkai Hu #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE /* Boot args buffer */
271f3a8e2b7SMingkai Hu #define CONFIG_SYS_LONGHELP
272f3a8e2b7SMingkai Hu #define CONFIG_CMDLINE_EDITING		1
273f3a8e2b7SMingkai Hu #define CONFIG_AUTO_COMPLETE
274f3a8e2b7SMingkai Hu #define CONFIG_SYS_MAXARGS		64	/* max command args */
275f3a8e2b7SMingkai Hu 
276f3a8e2b7SMingkai Hu #define CONFIG_SYS_BOOTM_LEN   (64 << 20)      /* Increase max gunzip size */
277f3a8e2b7SMingkai Hu 
278ef6c55a2SAneesh Bansal /* Hash command with SHA acceleration supported in hardware */
279ef6c55a2SAneesh Bansal #ifdef CONFIG_FSL_CAAM
280ef6c55a2SAneesh Bansal #define CONFIG_CMD_HASH
281ef6c55a2SAneesh Bansal #define CONFIG_SHA_HW_ACCEL
282ef6c55a2SAneesh Bansal #endif
283ef6c55a2SAneesh Bansal 
284f3a8e2b7SMingkai Hu #endif /* __LS1043A_COMMON_H */
285