1f3a8e2b7SMingkai Hu /* 2f3a8e2b7SMingkai Hu * Copyright (C) 2015 Freescale Semiconductor 3f3a8e2b7SMingkai Hu * 4f3a8e2b7SMingkai Hu * SPDX-License-Identifier: GPL-2.0+ 5f3a8e2b7SMingkai Hu */ 6f3a8e2b7SMingkai Hu 7f3a8e2b7SMingkai Hu #ifndef __LS1043A_COMMON_H 8f3a8e2b7SMingkai Hu #define __LS1043A_COMMON_H 9f3a8e2b7SMingkai Hu 10f3a8e2b7SMingkai Hu #define CONFIG_REMAKE_ELF 11f3a8e2b7SMingkai Hu #define CONFIG_FSL_LAYERSCAPE 12f3a8e2b7SMingkai Hu #define CONFIG_FSL_LSCH2 13f3a8e2b7SMingkai Hu #define CONFIG_LS1043A 14831c068fSHou Zhiqiang #define CONFIG_MP 15f3a8e2b7SMingkai Hu #define CONFIG_SYS_FSL_CLK 16f3a8e2b7SMingkai Hu #define CONFIG_GICV2 17f3a8e2b7SMingkai Hu 18f3a8e2b7SMingkai Hu #include <asm/arch/config.h> 19f3a8e2b7SMingkai Hu #ifdef CONFIG_SYS_FSL_SRDS_1 20f3a8e2b7SMingkai Hu #define CONFIG_SYS_HAS_SERDES 21f3a8e2b7SMingkai Hu #endif 22f3a8e2b7SMingkai Hu 23f3a8e2b7SMingkai Hu /* Link Definitions */ 24f3a8e2b7SMingkai Hu #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) 25f3a8e2b7SMingkai Hu 26f3a8e2b7SMingkai Hu #define CONFIG_SUPPORT_RAW_INITRD 27f3a8e2b7SMingkai Hu 28f3a8e2b7SMingkai Hu #define CONFIG_SKIP_LOWLEVEL_INIT 29f3a8e2b7SMingkai Hu #define CONFIG_BOARD_EARLY_INIT_F 1 30f3a8e2b7SMingkai Hu 31f3a8e2b7SMingkai Hu /* Flat Device Tree Definitions */ 32f3a8e2b7SMingkai Hu #define CONFIG_OF_LIBFDT 33f3a8e2b7SMingkai Hu #define CONFIG_OF_BOARD_SETUP 34f3a8e2b7SMingkai Hu 35f3a8e2b7SMingkai Hu /* new uImage format support */ 36f3a8e2b7SMingkai Hu #define CONFIG_FIT 37f3a8e2b7SMingkai Hu #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 38f3a8e2b7SMingkai Hu 39f3a8e2b7SMingkai Hu #ifndef CONFIG_SYS_FSL_DDR4 40f3a8e2b7SMingkai Hu #define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */ 41f3a8e2b7SMingkai Hu #endif 42f3a8e2b7SMingkai Hu 43f3a8e2b7SMingkai Hu #define CONFIG_VERY_BIG_RAM 44f3a8e2b7SMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000 45f3a8e2b7SMingkai Hu #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 46f3a8e2b7SMingkai Hu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 47*e994dddbSShaohui Xie #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL 48f3a8e2b7SMingkai Hu 49831c068fSHou Zhiqiang #define CPU_RELEASE_ADDR secondary_boot_func 50831c068fSHou Zhiqiang 51f3a8e2b7SMingkai Hu /* Generic Timer Definitions */ 52f3a8e2b7SMingkai Hu #define COUNTER_FREQUENCY 25000000 /* 25MHz */ 53f3a8e2b7SMingkai Hu 54f3a8e2b7SMingkai Hu /* Size of malloc() pool */ 55f3a8e2b7SMingkai Hu #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) 56f3a8e2b7SMingkai Hu 57f3a8e2b7SMingkai Hu /* Serial Port */ 58f3a8e2b7SMingkai Hu #define CONFIG_CONS_INDEX 1 59f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_SERIAL 60f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE 1 61f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)) 62f3a8e2b7SMingkai Hu 63f3a8e2b7SMingkai Hu #define CONFIG_BAUDRATE 115200 64f3a8e2b7SMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 65f3a8e2b7SMingkai Hu 66c7ca8b07SGong Qianyu /* SD boot SPL */ 67c7ca8b07SGong Qianyu #ifdef CONFIG_SD_BOOT 68c7ca8b07SGong Qianyu #define CONFIG_SPL_FRAMEWORK 69c7ca8b07SGong Qianyu #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" 70c7ca8b07SGong Qianyu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 71c7ca8b07SGong Qianyu #define CONFIG_SPL_LIBCOMMON_SUPPORT 72c7ca8b07SGong Qianyu #define CONFIG_SPL_LIBGENERIC_SUPPORT 73c7ca8b07SGong Qianyu #define CONFIG_SPL_ENV_SUPPORT 74c7ca8b07SGong Qianyu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 75c7ca8b07SGong Qianyu #define CONFIG_SPL_WATCHDOG_SUPPORT 76c7ca8b07SGong Qianyu #define CONFIG_SPL_I2C_SUPPORT 77c7ca8b07SGong Qianyu #define CONFIG_SPL_SERIAL_SUPPORT 78c7ca8b07SGong Qianyu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 79c7ca8b07SGong Qianyu #define CONFIG_SPL_MMC_SUPPORT 80c7ca8b07SGong Qianyu #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xf0 81c7ca8b07SGong Qianyu #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x500 82c7ca8b07SGong Qianyu 83c7ca8b07SGong Qianyu #define CONFIG_SPL_TEXT_BASE 0x10000000 84c7ca8b07SGong Qianyu #define CONFIG_SPL_MAX_SIZE 0x1d000 85c7ca8b07SGong Qianyu #define CONFIG_SPL_STACK 0x1001e000 86c7ca8b07SGong Qianyu #define CONFIG_SPL_PAD_TO 0x1d000 87c7ca8b07SGong Qianyu 88c7ca8b07SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 89c7ca8b07SGong Qianyu CONFIG_SYS_MONITOR_LEN) 90c7ca8b07SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 91c7ca8b07SGong Qianyu #define CONFIG_SPL_BSS_START_ADDR 0x80100000 92c7ca8b07SGong Qianyu #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 93c7ca8b07SGong Qianyu #define CONFIG_SYS_MONITOR_LEN 0xa0000 94c7ca8b07SGong Qianyu #endif 95c7ca8b07SGong Qianyu 963ad44729SGong Qianyu /* NAND SPL */ 973ad44729SGong Qianyu #ifdef CONFIG_NAND_BOOT 983ad44729SGong Qianyu #define CONFIG_SPL_PBL_PAD 993ad44729SGong Qianyu #define CONFIG_SPL_FRAMEWORK 1003ad44729SGong Qianyu #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" 1013ad44729SGong Qianyu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 1023ad44729SGong Qianyu #define CONFIG_SPL_LIBCOMMON_SUPPORT 1033ad44729SGong Qianyu #define CONFIG_SPL_LIBGENERIC_SUPPORT 1043ad44729SGong Qianyu #define CONFIG_SPL_ENV_SUPPORT 1053ad44729SGong Qianyu #define CONFIG_SPL_WATCHDOG_SUPPORT 1063ad44729SGong Qianyu #define CONFIG_SPL_I2C_SUPPORT 1073ad44729SGong Qianyu #define CONFIG_SPL_SERIAL_SUPPORT 1083ad44729SGong Qianyu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 1093ad44729SGong Qianyu #define CONFIG_SPL_NAND_SUPPORT 1103ad44729SGong Qianyu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 1113ad44729SGong Qianyu #define CONFIG_SPL_TEXT_BASE 0x10000000 1123ad44729SGong Qianyu #define CONFIG_SPL_MAX_SIZE 0x1a000 1133ad44729SGong Qianyu #define CONFIG_SPL_STACK 0x1001d000 1143ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 1153ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 1163ad44729SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 1173ad44729SGong Qianyu #define CONFIG_SPL_BSS_START_ADDR 0x80100000 1183ad44729SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 1193ad44729SGong Qianyu #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 1203ad44729SGong Qianyu #define CONFIG_SYS_MONITOR_LEN 0xa0000 1213ad44729SGong Qianyu #endif 1223ad44729SGong Qianyu 123f3a8e2b7SMingkai Hu /* IFC */ 124f3a8e2b7SMingkai Hu #define CONFIG_FSL_IFC 125f3a8e2b7SMingkai Hu /* 126f3a8e2b7SMingkai Hu * CONFIG_SYS_FLASH_BASE has the final address (core view) 127f3a8e2b7SMingkai Hu * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view) 128f3a8e2b7SMingkai Hu * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address 129f3a8e2b7SMingkai Hu * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting 130f3a8e2b7SMingkai Hu */ 131f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE 0x60000000 132f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 133f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000 134f3a8e2b7SMingkai Hu 135f3a8e2b7SMingkai Hu #ifndef CONFIG_SYS_NO_FLASH 136f3a8e2b7SMingkai Hu #define CONFIG_FLASH_CFI_DRIVER 137f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_CFI 138f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 139f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST 140f3a8e2b7SMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 141f3a8e2b7SMingkai Hu #endif 142f3a8e2b7SMingkai Hu 143f3a8e2b7SMingkai Hu /* I2C */ 144f3a8e2b7SMingkai Hu #define CONFIG_CMD_I2C 145f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C 146f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC 147f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C1 148f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C2 149f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C3 150f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C4 151f3a8e2b7SMingkai Hu 152f3a8e2b7SMingkai Hu /* PCIe */ 153f3a8e2b7SMingkai Hu #define CONFIG_PCI /* Enable PCI/PCIE */ 154f3a8e2b7SMingkai Hu #define CONFIG_PCIE1 /* PCIE controller 1 */ 155f3a8e2b7SMingkai Hu #define CONFIG_PCIE2 /* PCIE controller 2 */ 156f3a8e2b7SMingkai Hu #define CONFIG_PCIE3 /* PCIE controller 3 */ 157f3a8e2b7SMingkai Hu #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ 158f3a8e2b7SMingkai Hu #define FSL_PCIE_COMPAT "fsl,ls1043a-pcie" 159f3a8e2b7SMingkai Hu 160f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCI_64BIT 161f3a8e2b7SMingkai Hu 162f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000 163f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */ 164f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000 165f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */ 166f3a8e2b7SMingkai Hu 167f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_IO_BUS 0x00000000 168f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000 169f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */ 170f3a8e2b7SMingkai Hu 171f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_MEM_BUS 0x40000000 172f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000 173f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */ 174f3a8e2b7SMingkai Hu 175f3a8e2b7SMingkai Hu #ifdef CONFIG_PCI 176f3a8e2b7SMingkai Hu #define CONFIG_NET_MULTI 177f3a8e2b7SMingkai Hu #define CONFIG_PCI_PNP 178f3a8e2b7SMingkai Hu #define CONFIG_E1000 179f3a8e2b7SMingkai Hu #define CONFIG_PCI_SCAN_SHOW 180f3a8e2b7SMingkai Hu #define CONFIG_CMD_PCI 181f3a8e2b7SMingkai Hu #endif 182f3a8e2b7SMingkai Hu 183f3a8e2b7SMingkai Hu /* Command line configuration */ 184f3a8e2b7SMingkai Hu #define CONFIG_CMD_CACHE 185f3a8e2b7SMingkai Hu #define CONFIG_CMD_DHCP 186f3a8e2b7SMingkai Hu #define CONFIG_CMD_ENV 187f3a8e2b7SMingkai Hu #define CONFIG_CMD_PING 188f3a8e2b7SMingkai Hu 1898ef0d5c4SYangbo Lu /* MMC */ 1908ef0d5c4SYangbo Lu #define CONFIG_MMC 1918ef0d5c4SYangbo Lu #ifdef CONFIG_MMC 1928ef0d5c4SYangbo Lu #define CONFIG_CMD_MMC 1938ef0d5c4SYangbo Lu #define CONFIG_CMD_FAT 1948ef0d5c4SYangbo Lu #define CONFIG_FSL_ESDHC 1958ef0d5c4SYangbo Lu #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 1968ef0d5c4SYangbo Lu #define CONFIG_GENERIC_MMC 1978ef0d5c4SYangbo Lu #define CONFIG_DOS_PARTITION 1988ef0d5c4SYangbo Lu #endif 1998ef0d5c4SYangbo Lu 200e8297341SShaohui Xie /* FMan ucode */ 201e8297341SShaohui Xie #define CONFIG_SYS_DPAA_FMAN 202e8297341SShaohui Xie #ifdef CONFIG_SYS_DPAA_FMAN 203e8297341SShaohui Xie #define CONFIG_SYS_FM_MURAM_SIZE 0x60000 204e8297341SShaohui Xie 205e8297341SShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 206e8297341SShaohui Xie /* FMan fireware Pre-load address */ 207e8297341SShaohui Xie #define CONFIG_SYS_FMAN_FW_ADDR 0x60300000 208e8297341SShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 209e8297341SShaohui Xie #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 210e8297341SShaohui Xie #endif 211e8297341SShaohui Xie 212f3a8e2b7SMingkai Hu /* Miscellaneous configurable options */ 213f3a8e2b7SMingkai Hu #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) 214f3a8e2b7SMingkai Hu #define CONFIG_ARCH_EARLY_INIT_R 215f3a8e2b7SMingkai Hu #define CONFIG_BOARD_LATE_INIT 216f3a8e2b7SMingkai Hu 217f3a8e2b7SMingkai Hu #define CONFIG_HWCONFIG 218f3a8e2b7SMingkai Hu #define HWCONFIG_BUFFER_SIZE 128 219f3a8e2b7SMingkai Hu 220f3a8e2b7SMingkai Hu /* Initial environment variables */ 221f3a8e2b7SMingkai Hu #define CONFIG_EXTRA_ENV_SETTINGS \ 222f3a8e2b7SMingkai Hu "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 223f3a8e2b7SMingkai Hu "loadaddr=0x80100000\0" \ 224f3a8e2b7SMingkai Hu "kernel_addr=0x100000\0" \ 225f3a8e2b7SMingkai Hu "ramdisk_addr=0x800000\0" \ 226f3a8e2b7SMingkai Hu "ramdisk_size=0x2000000\0" \ 227f3a8e2b7SMingkai Hu "fdt_high=0xffffffffffffffff\0" \ 228f3a8e2b7SMingkai Hu "initrd_high=0xffffffffffffffff\0" \ 229f3a8e2b7SMingkai Hu "kernel_start=0x61200000\0" \ 230f3a8e2b7SMingkai Hu "kernel_load=0x807f0000\0" \ 231f3a8e2b7SMingkai Hu "kernel_size=0x1000000\0" \ 232f3a8e2b7SMingkai Hu "console=ttyAMA0,38400n8\0" 233f3a8e2b7SMingkai Hu 234f3a8e2b7SMingkai Hu #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \ 235f3a8e2b7SMingkai Hu "earlycon=uart8250,0x21c0500,115200" 236f3a8e2b7SMingkai Hu #define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \ 237f3a8e2b7SMingkai Hu "$kernel_size && bootm $kernel_load" 238f3a8e2b7SMingkai Hu #define CONFIG_BOOTDELAY 10 239f3a8e2b7SMingkai Hu 240f3a8e2b7SMingkai Hu /* Monitor Command Prompt */ 241f3a8e2b7SMingkai Hu #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 242f3a8e2b7SMingkai Hu #define CONFIG_SYS_PROMPT "=> " 243f3a8e2b7SMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 244f3a8e2b7SMingkai Hu sizeof(CONFIG_SYS_PROMPT) + 16) 245f3a8e2b7SMingkai Hu #define CONFIG_SYS_HUSH_PARSER 246f3a8e2b7SMingkai Hu #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 247f3a8e2b7SMingkai Hu #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */ 248f3a8e2b7SMingkai Hu #define CONFIG_SYS_LONGHELP 249f3a8e2b7SMingkai Hu #define CONFIG_CMDLINE_EDITING 1 250f3a8e2b7SMingkai Hu #define CONFIG_AUTO_COMPLETE 251f3a8e2b7SMingkai Hu #define CONFIG_SYS_MAXARGS 64 /* max command args */ 252f3a8e2b7SMingkai Hu 253f3a8e2b7SMingkai Hu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 254f3a8e2b7SMingkai Hu 255f3a8e2b7SMingkai Hu #endif /* __LS1043A_COMMON_H */ 256