1f3a8e2b7SMingkai Hu /* 2f3a8e2b7SMingkai Hu * Copyright (C) 2015 Freescale Semiconductor 3f3a8e2b7SMingkai Hu * 4f3a8e2b7SMingkai Hu * SPDX-License-Identifier: GPL-2.0+ 5f3a8e2b7SMingkai Hu */ 6f3a8e2b7SMingkai Hu 7f3a8e2b7SMingkai Hu #ifndef __LS1043A_COMMON_H 8f3a8e2b7SMingkai Hu #define __LS1043A_COMMON_H 9f3a8e2b7SMingkai Hu 10f3a8e2b7SMingkai Hu #define CONFIG_REMAKE_ELF 11f3a8e2b7SMingkai Hu #define CONFIG_FSL_LAYERSCAPE 12f3a8e2b7SMingkai Hu #define CONFIG_LS1043A 13831c068fSHou Zhiqiang #define CONFIG_MP 14f3a8e2b7SMingkai Hu #define CONFIG_GICV2 15f3a8e2b7SMingkai Hu 16f3a8e2b7SMingkai Hu #include <asm/arch/config.h> 17f3a8e2b7SMingkai Hu 18f3a8e2b7SMingkai Hu /* Link Definitions */ 19f3a8e2b7SMingkai Hu #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) 20f3a8e2b7SMingkai Hu 21f3a8e2b7SMingkai Hu #define CONFIG_SUPPORT_RAW_INITRD 22f3a8e2b7SMingkai Hu 23f3a8e2b7SMingkai Hu #define CONFIG_SKIP_LOWLEVEL_INIT 24f3a8e2b7SMingkai Hu 25f3a8e2b7SMingkai Hu #define CONFIG_VERY_BIG_RAM 26f3a8e2b7SMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000 27f3a8e2b7SMingkai Hu #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 28f3a8e2b7SMingkai Hu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 29e994dddbSShaohui Xie #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL 30f3a8e2b7SMingkai Hu 31831c068fSHou Zhiqiang #define CPU_RELEASE_ADDR secondary_boot_func 32831c068fSHou Zhiqiang 33f3a8e2b7SMingkai Hu /* Generic Timer Definitions */ 34f3a8e2b7SMingkai Hu #define COUNTER_FREQUENCY 25000000 /* 25MHz */ 35f3a8e2b7SMingkai Hu 36f3a8e2b7SMingkai Hu /* Size of malloc() pool */ 37f3a8e2b7SMingkai Hu #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) 38f3a8e2b7SMingkai Hu 39f3a8e2b7SMingkai Hu /* Serial Port */ 40f3a8e2b7SMingkai Hu #define CONFIG_CONS_INDEX 1 41f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_SERIAL 42f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE 1 43904110c7SHou Zhiqiang #define CONFIG_SYS_NS16550_CLK (get_serial_clock()) 44f3a8e2b7SMingkai Hu 45f3a8e2b7SMingkai Hu #define CONFIG_BAUDRATE 115200 46f3a8e2b7SMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 47f3a8e2b7SMingkai Hu 48c7ca8b07SGong Qianyu /* SD boot SPL */ 49c7ca8b07SGong Qianyu #ifdef CONFIG_SD_BOOT 50c7ca8b07SGong Qianyu #define CONFIG_SPL_FRAMEWORK 51c7ca8b07SGong Qianyu #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" 52c7ca8b07SGong Qianyu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 53c7ca8b07SGong Qianyu 54c7ca8b07SGong Qianyu #define CONFIG_SPL_TEXT_BASE 0x10000000 55c7ca8b07SGong Qianyu #define CONFIG_SPL_MAX_SIZE 0x1d000 56c7ca8b07SGong Qianyu #define CONFIG_SPL_STACK 0x1001e000 57c7ca8b07SGong Qianyu #define CONFIG_SPL_PAD_TO 0x1d000 58c7ca8b07SGong Qianyu 59c7ca8b07SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 60c7ca8b07SGong Qianyu CONFIG_SYS_MONITOR_LEN) 61c7ca8b07SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 62c7ca8b07SGong Qianyu #define CONFIG_SPL_BSS_START_ADDR 0x80100000 63c7ca8b07SGong Qianyu #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 64c7ca8b07SGong Qianyu #define CONFIG_SYS_MONITOR_LEN 0xa0000 65c7ca8b07SGong Qianyu #endif 66c7ca8b07SGong Qianyu 673ad44729SGong Qianyu /* NAND SPL */ 683ad44729SGong Qianyu #ifdef CONFIG_NAND_BOOT 693ad44729SGong Qianyu #define CONFIG_SPL_PBL_PAD 703ad44729SGong Qianyu #define CONFIG_SPL_FRAMEWORK 713ad44729SGong Qianyu #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" 723ad44729SGong Qianyu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 733ad44729SGong Qianyu #define CONFIG_SPL_TEXT_BASE 0x10000000 743ad44729SGong Qianyu #define CONFIG_SPL_MAX_SIZE 0x1a000 753ad44729SGong Qianyu #define CONFIG_SPL_STACK 0x1001d000 763ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 773ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 783ad44729SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 793ad44729SGong Qianyu #define CONFIG_SPL_BSS_START_ADDR 0x80100000 803ad44729SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 813ad44729SGong Qianyu #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 823ad44729SGong Qianyu #define CONFIG_SYS_MONITOR_LEN 0xa0000 833ad44729SGong Qianyu #endif 843ad44729SGong Qianyu 85f3a8e2b7SMingkai Hu /* IFC */ 86b0f20cafSQianyu Gong #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 87f3a8e2b7SMingkai Hu #define CONFIG_FSL_IFC 88f3a8e2b7SMingkai Hu /* 89f3a8e2b7SMingkai Hu * CONFIG_SYS_FLASH_BASE has the final address (core view) 90f3a8e2b7SMingkai Hu * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view) 91f3a8e2b7SMingkai Hu * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address 92f3a8e2b7SMingkai Hu * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting 93f3a8e2b7SMingkai Hu */ 94f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE 0x60000000 95f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 96f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000 97f3a8e2b7SMingkai Hu 98*e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH 99f3a8e2b7SMingkai Hu #define CONFIG_FLASH_CFI_DRIVER 100f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_CFI 101f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 102f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST 103f3a8e2b7SMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 104f3a8e2b7SMingkai Hu #endif 105166ef1e9SGong Qianyu #endif 106f3a8e2b7SMingkai Hu 107f3a8e2b7SMingkai Hu /* I2C */ 108f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C 109f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC 110f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C1 111f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C2 112f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C3 113f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C4 114f3a8e2b7SMingkai Hu 115f3a8e2b7SMingkai Hu /* PCIe */ 116f3a8e2b7SMingkai Hu #define CONFIG_PCIE1 /* PCIE controller 1 */ 117f3a8e2b7SMingkai Hu #define CONFIG_PCIE2 /* PCIE controller 2 */ 118f3a8e2b7SMingkai Hu #define CONFIG_PCIE3 /* PCIE controller 3 */ 119f3a8e2b7SMingkai Hu 120f3a8e2b7SMingkai Hu #ifdef CONFIG_PCI 121f3a8e2b7SMingkai Hu #define CONFIG_NET_MULTI 122f3a8e2b7SMingkai Hu #define CONFIG_PCI_SCAN_SHOW 123f3a8e2b7SMingkai Hu #define CONFIG_CMD_PCI 124f3a8e2b7SMingkai Hu #endif 125f3a8e2b7SMingkai Hu 126f3a8e2b7SMingkai Hu /* Command line configuration */ 127f3a8e2b7SMingkai Hu #define CONFIG_CMD_ENV 128f3a8e2b7SMingkai Hu 1298ef0d5c4SYangbo Lu /* MMC */ 1308ef0d5c4SYangbo Lu #ifdef CONFIG_MMC 1318ef0d5c4SYangbo Lu #define CONFIG_FSL_ESDHC 1328ef0d5c4SYangbo Lu #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 1338ef0d5c4SYangbo Lu #endif 1348ef0d5c4SYangbo Lu 135e0579a58SGong Qianyu /* DSPI */ 136e0579a58SGong Qianyu #define CONFIG_FSL_DSPI 137e0579a58SGong Qianyu #ifdef CONFIG_FSL_DSPI 138e0579a58SGong Qianyu #define CONFIG_DM_SPI_FLASH 139e0579a58SGong Qianyu #define CONFIG_SPI_FLASH_STMICRO /* cs0 */ 140e0579a58SGong Qianyu #define CONFIG_SPI_FLASH_SST /* cs1 */ 141e0579a58SGong Qianyu #define CONFIG_SPI_FLASH_EON /* cs2 */ 142b0f20cafSQianyu Gong #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 143e0579a58SGong Qianyu #define CONFIG_SF_DEFAULT_BUS 1 144e0579a58SGong Qianyu #define CONFIG_SF_DEFAULT_CS 0 145e0579a58SGong Qianyu #endif 146166ef1e9SGong Qianyu #endif 147e0579a58SGong Qianyu 148ef6c55a2SAneesh Bansal #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 149ef6c55a2SAneesh Bansal 150e8297341SShaohui Xie /* FMan ucode */ 151e8297341SShaohui Xie #define CONFIG_SYS_DPAA_FMAN 152e8297341SShaohui Xie #ifdef CONFIG_SYS_DPAA_FMAN 153e8297341SShaohui Xie #define CONFIG_SYS_FM_MURAM_SIZE 0x60000 154e8297341SShaohui Xie 155fd1b147cSQianyu Gong #ifdef CONFIG_NAND_BOOT 156fd1b147cSQianyu Gong /* Store Fman ucode at offeset 0x160000(11 blocks). */ 157fd1b147cSQianyu Gong #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 158fd1b147cSQianyu Gong #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE) 1592a555839SQianyu Gong #elif defined(CONFIG_SD_BOOT) 1602a555839SQianyu Gong /* 1612a555839SQianyu Gong * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 1622a555839SQianyu Gong * about 1MB (2040 blocks), Env is stored after the image, and the env size is 1632a555839SQianyu Gong * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 2080(0x820). 1642a555839SQianyu Gong */ 1652a555839SQianyu Gong #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 1662a555839SQianyu Gong #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 1672a555839SQianyu Gong #elif defined(CONFIG_QSPI_BOOT) 168166ef1e9SGong Qianyu #define CONFIG_SYS_QE_FW_IN_SPIFLASH 169166ef1e9SGong Qianyu #define CONFIG_SYS_FMAN_FW_ADDR 0x400d0000 170166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_BUS 0 171166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_CS 0 172166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_MAX_HZ 1000000 173166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_MODE 0x03 174166ef1e9SGong Qianyu #else 175e8297341SShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 176e8297341SShaohui Xie /* FMan fireware Pre-load address */ 177e8297341SShaohui Xie #define CONFIG_SYS_FMAN_FW_ADDR 0x60300000 178166ef1e9SGong Qianyu #endif 179e8297341SShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 180e8297341SShaohui Xie #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 181e8297341SShaohui Xie #endif 182e8297341SShaohui Xie 183f3a8e2b7SMingkai Hu /* Miscellaneous configurable options */ 184f3a8e2b7SMingkai Hu #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) 185f3a8e2b7SMingkai Hu 186f3a8e2b7SMingkai Hu #define CONFIG_HWCONFIG 187f3a8e2b7SMingkai Hu #define HWCONFIG_BUFFER_SIZE 128 188f3a8e2b7SMingkai Hu 189dbe18f16SWenbin Song #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 190dbe18f16SWenbin Song #define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \ 191dbe18f16SWenbin Song "5m(kernel),1m(dtb),9m(file_system)" 192dbe18f16SWenbin Song #else 193dbe18f16SWenbin Song #define MTDPARTS_DEFAULT "mtdparts=60000000.nor:1m(nor_bank0_rcw)," \ 194dbe18f16SWenbin Song "1m(nor_bank0_uboot),1m(nor_bank0_uboot_env)," \ 195dbe18f16SWenbin Song "1m(nor_bank0_fman_uconde),40m(nor_bank0_fit)," \ 196dbe18f16SWenbin Song "1m(nor_bank4_rcw),1m(nor_bank4_uboot)," \ 197dbe18f16SWenbin Song "1m(nor_bank4_uboot_env),1m(nor_bank4_fman_ucode)," \ 198dbe18f16SWenbin Song "40m(nor_bank4_fit);7e800000.flash:" \ 199dbe18f16SWenbin Song "1m(nand_uboot),1m(nand_uboot_env)," \ 200dbe18f16SWenbin Song "20m(nand_fit);spi0.0:1m(uboot)," \ 201dbe18f16SWenbin Song "5m(kernel),1m(dtb),9m(file_system)" 202dbe18f16SWenbin Song #endif 203dbe18f16SWenbin Song 204f3a8e2b7SMingkai Hu /* Initial environment variables */ 205f3a8e2b7SMingkai Hu #define CONFIG_EXTRA_ENV_SETTINGS \ 206f3a8e2b7SMingkai Hu "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 207f3a8e2b7SMingkai Hu "loadaddr=0x80100000\0" \ 208f3a8e2b7SMingkai Hu "fdt_high=0xffffffffffffffff\0" \ 209f3a8e2b7SMingkai Hu "initrd_high=0xffffffffffffffff\0" \ 210ad6767b6SQianyu Gong "kernel_start=0x61100000\0" \ 211ad6767b6SQianyu Gong "kernel_load=0xa0000000\0" \ 212ad6767b6SQianyu Gong "kernel_size=0x2800000\0" \ 213dbe18f16SWenbin Song "console=ttyS0,115200\0" \ 214dbe18f16SWenbin Song "mtdparts=" MTDPARTS_DEFAULT "\0" 215f3a8e2b7SMingkai Hu 216f3a8e2b7SMingkai Hu #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \ 217dbe18f16SWenbin Song "earlycon=uart8250,mmio,0x21c0500 " \ 218dbe18f16SWenbin Song MTDPARTS_DEFAULT 219dbe18f16SWenbin Song 2201297cdb4SQianyu Gong #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 2211297cdb4SQianyu Gong #define CONFIG_BOOTCOMMAND "sf probe && sf read $kernel_load " \ 2221297cdb4SQianyu Gong "e0000 f00000 && bootm $kernel_load" 2231297cdb4SQianyu Gong #else 224f3a8e2b7SMingkai Hu #define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \ 225f3a8e2b7SMingkai Hu "$kernel_size && bootm $kernel_load" 2261297cdb4SQianyu Gong #endif 227f3a8e2b7SMingkai Hu 228f3a8e2b7SMingkai Hu /* Monitor Command Prompt */ 229f3a8e2b7SMingkai Hu #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 230f3a8e2b7SMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 231f3a8e2b7SMingkai Hu sizeof(CONFIG_SYS_PROMPT) + 16) 232f3a8e2b7SMingkai Hu #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */ 233f3a8e2b7SMingkai Hu #define CONFIG_SYS_LONGHELP 234f3a8e2b7SMingkai Hu #define CONFIG_CMDLINE_EDITING 1 235f3a8e2b7SMingkai Hu #define CONFIG_AUTO_COMPLETE 236f3a8e2b7SMingkai Hu #define CONFIG_SYS_MAXARGS 64 /* max command args */ 237f3a8e2b7SMingkai Hu 238f3a8e2b7SMingkai Hu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 239f3a8e2b7SMingkai Hu 240ef6c55a2SAneesh Bansal /* Hash command with SHA acceleration supported in hardware */ 241ef6c55a2SAneesh Bansal #ifdef CONFIG_FSL_CAAM 242ef6c55a2SAneesh Bansal #define CONFIG_CMD_HASH 243ef6c55a2SAneesh Bansal #define CONFIG_SHA_HW_ACCEL 244ef6c55a2SAneesh Bansal #endif 245ef6c55a2SAneesh Bansal 246f3a8e2b7SMingkai Hu #endif /* __LS1043A_COMMON_H */ 247