xref: /rk3399_rockchip-uboot/include/configs/ls1043a_common.h (revision c7ca8b07fcdd9af739fa3b1bfabe05d0da36c556)
1f3a8e2b7SMingkai Hu /*
2f3a8e2b7SMingkai Hu  * Copyright (C) 2015 Freescale Semiconductor
3f3a8e2b7SMingkai Hu  *
4f3a8e2b7SMingkai Hu  * SPDX-License-Identifier:	GPL-2.0+
5f3a8e2b7SMingkai Hu  */
6f3a8e2b7SMingkai Hu 
7f3a8e2b7SMingkai Hu #ifndef __LS1043A_COMMON_H
8f3a8e2b7SMingkai Hu #define __LS1043A_COMMON_H
9f3a8e2b7SMingkai Hu 
10f3a8e2b7SMingkai Hu #define CONFIG_REMAKE_ELF
11f3a8e2b7SMingkai Hu #define CONFIG_FSL_LAYERSCAPE
12f3a8e2b7SMingkai Hu #define CONFIG_FSL_LSCH2
13f3a8e2b7SMingkai Hu #define CONFIG_LS1043A
14f3a8e2b7SMingkai Hu #define CONFIG_SYS_FSL_CLK
15f3a8e2b7SMingkai Hu #define CONFIG_GICV2
16f3a8e2b7SMingkai Hu 
17f3a8e2b7SMingkai Hu #include <asm/arch/config.h>
18f3a8e2b7SMingkai Hu #ifdef CONFIG_SYS_FSL_SRDS_1
19f3a8e2b7SMingkai Hu #define	CONFIG_SYS_HAS_SERDES
20f3a8e2b7SMingkai Hu #endif
21f3a8e2b7SMingkai Hu 
22f3a8e2b7SMingkai Hu /* Link Definitions */
23f3a8e2b7SMingkai Hu #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
24f3a8e2b7SMingkai Hu 
25f3a8e2b7SMingkai Hu #define CONFIG_SUPPORT_RAW_INITRD
26f3a8e2b7SMingkai Hu 
27f3a8e2b7SMingkai Hu #define CONFIG_SKIP_LOWLEVEL_INIT
28f3a8e2b7SMingkai Hu #define CONFIG_BOARD_EARLY_INIT_F	1
29f3a8e2b7SMingkai Hu 
30f3a8e2b7SMingkai Hu /* Flat Device Tree Definitions */
31f3a8e2b7SMingkai Hu #define CONFIG_OF_LIBFDT
32f3a8e2b7SMingkai Hu #define CONFIG_OF_BOARD_SETUP
33f3a8e2b7SMingkai Hu 
34f3a8e2b7SMingkai Hu /* new uImage format support */
35f3a8e2b7SMingkai Hu #define CONFIG_FIT
36f3a8e2b7SMingkai Hu #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
37f3a8e2b7SMingkai Hu 
38f3a8e2b7SMingkai Hu #ifndef CONFIG_SYS_FSL_DDR4
39f3a8e2b7SMingkai Hu #define CONFIG_SYS_FSL_DDR3		/* Use DDR3 memory */
40f3a8e2b7SMingkai Hu #endif
41f3a8e2b7SMingkai Hu 
42f3a8e2b7SMingkai Hu #define CONFIG_VERY_BIG_RAM
43f3a8e2b7SMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE	0x80000000
44f3a8e2b7SMingkai Hu #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY	0
45f3a8e2b7SMingkai Hu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
46f3a8e2b7SMingkai Hu 
47f3a8e2b7SMingkai Hu /* Generic Timer Definitions */
48f3a8e2b7SMingkai Hu #define COUNTER_FREQUENCY		25000000	/* 25MHz */
49f3a8e2b7SMingkai Hu 
50f3a8e2b7SMingkai Hu /* Size of malloc() pool */
51f3a8e2b7SMingkai Hu #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 1024 * 1024)
52f3a8e2b7SMingkai Hu 
53f3a8e2b7SMingkai Hu /* Serial Port */
54f3a8e2b7SMingkai Hu #define CONFIG_CONS_INDEX		1
55f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550
56f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_SERIAL
57f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE	1
58f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0))
59f3a8e2b7SMingkai Hu 
60f3a8e2b7SMingkai Hu #define CONFIG_BAUDRATE			115200
61f3a8e2b7SMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }
62f3a8e2b7SMingkai Hu 
63*c7ca8b07SGong Qianyu /* SD boot SPL */
64*c7ca8b07SGong Qianyu #ifdef CONFIG_SD_BOOT
65*c7ca8b07SGong Qianyu #define CONFIG_SPL_FRAMEWORK
66*c7ca8b07SGong Qianyu #define CONFIG_SPL_LDSCRIPT		"arch/arm/cpu/armv8/u-boot-spl.lds"
67*c7ca8b07SGong Qianyu #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
68*c7ca8b07SGong Qianyu #define CONFIG_SPL_LIBCOMMON_SUPPORT
69*c7ca8b07SGong Qianyu #define CONFIG_SPL_LIBGENERIC_SUPPORT
70*c7ca8b07SGong Qianyu #define CONFIG_SPL_ENV_SUPPORT
71*c7ca8b07SGong Qianyu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
72*c7ca8b07SGong Qianyu #define CONFIG_SPL_WATCHDOG_SUPPORT
73*c7ca8b07SGong Qianyu #define CONFIG_SPL_I2C_SUPPORT
74*c7ca8b07SGong Qianyu #define CONFIG_SPL_SERIAL_SUPPORT
75*c7ca8b07SGong Qianyu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
76*c7ca8b07SGong Qianyu #define CONFIG_SPL_MMC_SUPPORT
77*c7ca8b07SGong Qianyu #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR		0xf0
78*c7ca8b07SGong Qianyu #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS		0x500
79*c7ca8b07SGong Qianyu 
80*c7ca8b07SGong Qianyu #define CONFIG_SPL_TEXT_BASE		0x10000000
81*c7ca8b07SGong Qianyu #define CONFIG_SPL_MAX_SIZE		0x1d000
82*c7ca8b07SGong Qianyu #define CONFIG_SPL_STACK		0x1001e000
83*c7ca8b07SGong Qianyu #define CONFIG_SPL_PAD_TO		0x1d000
84*c7ca8b07SGong Qianyu 
85*c7ca8b07SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SYS_TEXT_BASE + \
86*c7ca8b07SGong Qianyu 					CONFIG_SYS_MONITOR_LEN)
87*c7ca8b07SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
88*c7ca8b07SGong Qianyu #define CONFIG_SPL_BSS_START_ADDR	0x80100000
89*c7ca8b07SGong Qianyu #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
90*c7ca8b07SGong Qianyu #define CONFIG_SYS_MONITOR_LEN		0xa0000
91*c7ca8b07SGong Qianyu #endif
92*c7ca8b07SGong Qianyu 
933ad44729SGong Qianyu /* NAND SPL */
943ad44729SGong Qianyu #ifdef CONFIG_NAND_BOOT
953ad44729SGong Qianyu #define CONFIG_SPL_PBL_PAD
963ad44729SGong Qianyu #define CONFIG_SPL_FRAMEWORK
973ad44729SGong Qianyu #define CONFIG_SPL_LDSCRIPT		"arch/arm/cpu/armv8/u-boot-spl.lds"
983ad44729SGong Qianyu #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
993ad44729SGong Qianyu #define CONFIG_SPL_LIBCOMMON_SUPPORT
1003ad44729SGong Qianyu #define CONFIG_SPL_LIBGENERIC_SUPPORT
1013ad44729SGong Qianyu #define CONFIG_SPL_ENV_SUPPORT
1023ad44729SGong Qianyu #define CONFIG_SPL_WATCHDOG_SUPPORT
1033ad44729SGong Qianyu #define CONFIG_SPL_I2C_SUPPORT
1043ad44729SGong Qianyu #define CONFIG_SPL_SERIAL_SUPPORT
1053ad44729SGong Qianyu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
1063ad44729SGong Qianyu #define CONFIG_SPL_NAND_SUPPORT
1073ad44729SGong Qianyu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
1083ad44729SGong Qianyu #define CONFIG_SPL_TEXT_BASE		0x10000000
1093ad44729SGong Qianyu #define CONFIG_SPL_MAX_SIZE		0x1a000
1103ad44729SGong Qianyu #define CONFIG_SPL_STACK		0x1001d000
1113ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
1123ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
1133ad44729SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_START	0x80200000
1143ad44729SGong Qianyu #define CONFIG_SPL_BSS_START_ADDR	0x80100000
1153ad44729SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
1163ad44729SGong Qianyu #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
1173ad44729SGong Qianyu #define CONFIG_SYS_MONITOR_LEN		0xa0000
1183ad44729SGong Qianyu #endif
1193ad44729SGong Qianyu 
120f3a8e2b7SMingkai Hu /* IFC */
121f3a8e2b7SMingkai Hu #define CONFIG_FSL_IFC
122f3a8e2b7SMingkai Hu /*
123f3a8e2b7SMingkai Hu  * CONFIG_SYS_FLASH_BASE has the final address (core view)
124f3a8e2b7SMingkai Hu  * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
125f3a8e2b7SMingkai Hu  * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
126f3a8e2b7SMingkai Hu  * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
127f3a8e2b7SMingkai Hu  */
128f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE			0x60000000
129f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS		CONFIG_SYS_FLASH_BASE
130f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY	0x00000000
131f3a8e2b7SMingkai Hu 
132f3a8e2b7SMingkai Hu #ifndef CONFIG_SYS_NO_FLASH
133f3a8e2b7SMingkai Hu #define CONFIG_FLASH_CFI_DRIVER
134f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_CFI
135f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
136f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST
137f3a8e2b7SMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
138f3a8e2b7SMingkai Hu #endif
139f3a8e2b7SMingkai Hu 
140f3a8e2b7SMingkai Hu /* I2C */
141f3a8e2b7SMingkai Hu #define CONFIG_CMD_I2C
142f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C
143f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC
144f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C1
145f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C2
146f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C3
147f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C4
148f3a8e2b7SMingkai Hu 
149f3a8e2b7SMingkai Hu /* PCIe */
150f3a8e2b7SMingkai Hu #define CONFIG_PCI		/* Enable PCI/PCIE */
151f3a8e2b7SMingkai Hu #define CONFIG_PCIE1		/* PCIE controller 1 */
152f3a8e2b7SMingkai Hu #define CONFIG_PCIE2		/* PCIE controller 2 */
153f3a8e2b7SMingkai Hu #define CONFIG_PCIE3		/* PCIE controller 3 */
154f3a8e2b7SMingkai Hu #define CONFIG_PCIE_LAYERSCAPE	/* Use common FSL Layerscape PCIe code */
155f3a8e2b7SMingkai Hu #define FSL_PCIE_COMPAT "fsl,ls1043a-pcie"
156f3a8e2b7SMingkai Hu 
157f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCI_64BIT
158f3a8e2b7SMingkai Hu 
159f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF	0x00000000
160f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG0_SIZE	0x00001000	/* 4k */
161f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF	0x00001000
162f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG1_SIZE	0x00001000	/* 4k */
163f3a8e2b7SMingkai Hu 
164f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_IO_BUS		0x00000000
165f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_IO_PHYS_OFF	0x00010000
166f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_IO_SIZE		0x00010000	/* 64k */
167f3a8e2b7SMingkai Hu 
168f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_MEM_BUS		0x40000000
169f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_MEM_PHYS_OFF	0x40000000
170f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_MEM_SIZE	0x40000000	/* 1G */
171f3a8e2b7SMingkai Hu 
172f3a8e2b7SMingkai Hu #ifdef CONFIG_PCI
173f3a8e2b7SMingkai Hu #define CONFIG_NET_MULTI
174f3a8e2b7SMingkai Hu #define CONFIG_PCI_PNP
175f3a8e2b7SMingkai Hu #define CONFIG_E1000
176f3a8e2b7SMingkai Hu #define CONFIG_PCI_SCAN_SHOW
177f3a8e2b7SMingkai Hu #define CONFIG_CMD_PCI
178f3a8e2b7SMingkai Hu #endif
179f3a8e2b7SMingkai Hu 
180f3a8e2b7SMingkai Hu /* Command line configuration */
181f3a8e2b7SMingkai Hu #define CONFIG_CMD_CACHE
182f3a8e2b7SMingkai Hu #define CONFIG_CMD_DHCP
183f3a8e2b7SMingkai Hu #define CONFIG_CMD_ENV
184f3a8e2b7SMingkai Hu #define CONFIG_CMD_PING
185f3a8e2b7SMingkai Hu 
1868ef0d5c4SYangbo Lu /*  MMC  */
1878ef0d5c4SYangbo Lu #define CONFIG_MMC
1888ef0d5c4SYangbo Lu #ifdef CONFIG_MMC
1898ef0d5c4SYangbo Lu #define CONFIG_CMD_MMC
1908ef0d5c4SYangbo Lu #define CONFIG_CMD_FAT
1918ef0d5c4SYangbo Lu #define CONFIG_FSL_ESDHC
1928ef0d5c4SYangbo Lu #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
1938ef0d5c4SYangbo Lu #define CONFIG_GENERIC_MMC
1948ef0d5c4SYangbo Lu #define CONFIG_DOS_PARTITION
1958ef0d5c4SYangbo Lu #endif
1968ef0d5c4SYangbo Lu 
197e8297341SShaohui Xie /* FMan ucode */
198e8297341SShaohui Xie #define CONFIG_SYS_DPAA_FMAN
199e8297341SShaohui Xie #ifdef CONFIG_SYS_DPAA_FMAN
200e8297341SShaohui Xie #define CONFIG_SYS_FM_MURAM_SIZE	0x60000
201e8297341SShaohui Xie 
202e8297341SShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
203e8297341SShaohui Xie /* FMan fireware Pre-load address */
204e8297341SShaohui Xie #define CONFIG_SYS_FMAN_FW_ADDR		0x60300000
205e8297341SShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
206e8297341SShaohui Xie #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
207e8297341SShaohui Xie #endif
208e8297341SShaohui Xie 
209f3a8e2b7SMingkai Hu /* Miscellaneous configurable options */
210f3a8e2b7SMingkai Hu #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
211f3a8e2b7SMingkai Hu #define CONFIG_ARCH_EARLY_INIT_R
212f3a8e2b7SMingkai Hu #define CONFIG_BOARD_LATE_INIT
213f3a8e2b7SMingkai Hu 
214f3a8e2b7SMingkai Hu #define CONFIG_HWCONFIG
215f3a8e2b7SMingkai Hu #define HWCONFIG_BUFFER_SIZE		128
216f3a8e2b7SMingkai Hu 
217f3a8e2b7SMingkai Hu /* Initial environment variables */
218f3a8e2b7SMingkai Hu #define CONFIG_EXTRA_ENV_SETTINGS		\
219f3a8e2b7SMingkai Hu 	"hwconfig=fsl_ddr:bank_intlv=auto\0"	\
220f3a8e2b7SMingkai Hu 	"loadaddr=0x80100000\0"			\
221f3a8e2b7SMingkai Hu 	"kernel_addr=0x100000\0"		\
222f3a8e2b7SMingkai Hu 	"ramdisk_addr=0x800000\0"		\
223f3a8e2b7SMingkai Hu 	"ramdisk_size=0x2000000\0"		\
224f3a8e2b7SMingkai Hu 	"fdt_high=0xffffffffffffffff\0"		\
225f3a8e2b7SMingkai Hu 	"initrd_high=0xffffffffffffffff\0"	\
226f3a8e2b7SMingkai Hu 	"kernel_start=0x61200000\0"		\
227f3a8e2b7SMingkai Hu 	"kernel_load=0x807f0000\0"		\
228f3a8e2b7SMingkai Hu 	"kernel_size=0x1000000\0"		\
229f3a8e2b7SMingkai Hu 	"console=ttyAMA0,38400n8\0"
230f3a8e2b7SMingkai Hu 
231f3a8e2b7SMingkai Hu #define CONFIG_BOOTARGS			"console=ttyS0,115200 root=/dev/ram0 " \
232f3a8e2b7SMingkai Hu 					"earlycon=uart8250,0x21c0500,115200"
233f3a8e2b7SMingkai Hu #define CONFIG_BOOTCOMMAND		"cp.b $kernel_start $kernel_load "     \
234f3a8e2b7SMingkai Hu 					"$kernel_size && bootm $kernel_load"
235f3a8e2b7SMingkai Hu #define CONFIG_BOOTDELAY		10
236f3a8e2b7SMingkai Hu 
237f3a8e2b7SMingkai Hu /* Monitor Command Prompt */
238f3a8e2b7SMingkai Hu #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
239f3a8e2b7SMingkai Hu #define CONFIG_SYS_PROMPT		"=> "
240f3a8e2b7SMingkai Hu #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
241f3a8e2b7SMingkai Hu 					sizeof(CONFIG_SYS_PROMPT) + 16)
242f3a8e2b7SMingkai Hu #define CONFIG_SYS_HUSH_PARSER
243f3a8e2b7SMingkai Hu #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
244f3a8e2b7SMingkai Hu #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE /* Boot args buffer */
245f3a8e2b7SMingkai Hu #define CONFIG_SYS_LONGHELP
246f3a8e2b7SMingkai Hu #define CONFIG_CMDLINE_EDITING		1
247f3a8e2b7SMingkai Hu #define CONFIG_AUTO_COMPLETE
248f3a8e2b7SMingkai Hu #define CONFIG_SYS_MAXARGS		64	/* max command args */
249f3a8e2b7SMingkai Hu 
250f3a8e2b7SMingkai Hu #define CONFIG_SYS_BOOTM_LEN   (64 << 20)      /* Increase max gunzip size */
251f3a8e2b7SMingkai Hu 
252f3a8e2b7SMingkai Hu #endif /* __LS1043A_COMMON_H */
253