1f3a8e2b7SMingkai Hu /* 2f3a8e2b7SMingkai Hu * Copyright (C) 2015 Freescale Semiconductor 3f3a8e2b7SMingkai Hu * 4f3a8e2b7SMingkai Hu * SPDX-License-Identifier: GPL-2.0+ 5f3a8e2b7SMingkai Hu */ 6f3a8e2b7SMingkai Hu 7f3a8e2b7SMingkai Hu #ifndef __LS1043A_COMMON_H 8f3a8e2b7SMingkai Hu #define __LS1043A_COMMON_H 9f3a8e2b7SMingkai Hu 10f3a8e2b7SMingkai Hu #define CONFIG_REMAKE_ELF 11f3a8e2b7SMingkai Hu #define CONFIG_FSL_LAYERSCAPE 12f3a8e2b7SMingkai Hu #define CONFIG_LS1043A 13831c068fSHou Zhiqiang #define CONFIG_MP 14f3a8e2b7SMingkai Hu #define CONFIG_GICV2 15f3a8e2b7SMingkai Hu 16f3a8e2b7SMingkai Hu #include <asm/arch/config.h> 17f3a8e2b7SMingkai Hu 18f3a8e2b7SMingkai Hu /* Link Definitions */ 19f3a8e2b7SMingkai Hu #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) 20f3a8e2b7SMingkai Hu 21f3a8e2b7SMingkai Hu #define CONFIG_SUPPORT_RAW_INITRD 22f3a8e2b7SMingkai Hu 23f3a8e2b7SMingkai Hu #define CONFIG_SKIP_LOWLEVEL_INIT 24f3a8e2b7SMingkai Hu #define CONFIG_BOARD_EARLY_INIT_F 1 25f3a8e2b7SMingkai Hu 26f3a8e2b7SMingkai Hu #define CONFIG_VERY_BIG_RAM 27f3a8e2b7SMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000 28f3a8e2b7SMingkai Hu #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 29f3a8e2b7SMingkai Hu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 30e994dddbSShaohui Xie #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL 31f3a8e2b7SMingkai Hu 32831c068fSHou Zhiqiang #define CPU_RELEASE_ADDR secondary_boot_func 33831c068fSHou Zhiqiang 34f3a8e2b7SMingkai Hu /* Generic Timer Definitions */ 35f3a8e2b7SMingkai Hu #define COUNTER_FREQUENCY 25000000 /* 25MHz */ 36f3a8e2b7SMingkai Hu 37f3a8e2b7SMingkai Hu /* Size of malloc() pool */ 38f3a8e2b7SMingkai Hu #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) 39f3a8e2b7SMingkai Hu 40f3a8e2b7SMingkai Hu /* Serial Port */ 41f3a8e2b7SMingkai Hu #define CONFIG_CONS_INDEX 1 42f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_SERIAL 43f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE 1 44*904110c7SHou Zhiqiang #define CONFIG_SYS_NS16550_CLK (get_serial_clock()) 45f3a8e2b7SMingkai Hu 46f3a8e2b7SMingkai Hu #define CONFIG_BAUDRATE 115200 47f3a8e2b7SMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 48f3a8e2b7SMingkai Hu 49c7ca8b07SGong Qianyu /* SD boot SPL */ 50c7ca8b07SGong Qianyu #ifdef CONFIG_SD_BOOT 51c7ca8b07SGong Qianyu #define CONFIG_SPL_FRAMEWORK 52c7ca8b07SGong Qianyu #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" 53c7ca8b07SGong Qianyu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 54c7ca8b07SGong Qianyu 55c7ca8b07SGong Qianyu #define CONFIG_SPL_TEXT_BASE 0x10000000 56c7ca8b07SGong Qianyu #define CONFIG_SPL_MAX_SIZE 0x1d000 57c7ca8b07SGong Qianyu #define CONFIG_SPL_STACK 0x1001e000 58c7ca8b07SGong Qianyu #define CONFIG_SPL_PAD_TO 0x1d000 59c7ca8b07SGong Qianyu 60c7ca8b07SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 61c7ca8b07SGong Qianyu CONFIG_SYS_MONITOR_LEN) 62c7ca8b07SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 63c7ca8b07SGong Qianyu #define CONFIG_SPL_BSS_START_ADDR 0x80100000 64c7ca8b07SGong Qianyu #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 65c7ca8b07SGong Qianyu #define CONFIG_SYS_MONITOR_LEN 0xa0000 66c7ca8b07SGong Qianyu #endif 67c7ca8b07SGong Qianyu 683ad44729SGong Qianyu /* NAND SPL */ 693ad44729SGong Qianyu #ifdef CONFIG_NAND_BOOT 703ad44729SGong Qianyu #define CONFIG_SPL_PBL_PAD 713ad44729SGong Qianyu #define CONFIG_SPL_FRAMEWORK 723ad44729SGong Qianyu #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" 733ad44729SGong Qianyu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 743ad44729SGong Qianyu #define CONFIG_SPL_TEXT_BASE 0x10000000 753ad44729SGong Qianyu #define CONFIG_SPL_MAX_SIZE 0x1a000 763ad44729SGong Qianyu #define CONFIG_SPL_STACK 0x1001d000 773ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 783ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 793ad44729SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 803ad44729SGong Qianyu #define CONFIG_SPL_BSS_START_ADDR 0x80100000 813ad44729SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 823ad44729SGong Qianyu #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 833ad44729SGong Qianyu #define CONFIG_SYS_MONITOR_LEN 0xa0000 843ad44729SGong Qianyu #endif 853ad44729SGong Qianyu 86f3a8e2b7SMingkai Hu /* IFC */ 87b0f20cafSQianyu Gong #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 88f3a8e2b7SMingkai Hu #define CONFIG_FSL_IFC 89f3a8e2b7SMingkai Hu /* 90f3a8e2b7SMingkai Hu * CONFIG_SYS_FLASH_BASE has the final address (core view) 91f3a8e2b7SMingkai Hu * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view) 92f3a8e2b7SMingkai Hu * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address 93f3a8e2b7SMingkai Hu * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting 94f3a8e2b7SMingkai Hu */ 95f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE 0x60000000 96f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 97f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000 98f3a8e2b7SMingkai Hu 99f3a8e2b7SMingkai Hu #ifndef CONFIG_SYS_NO_FLASH 100f3a8e2b7SMingkai Hu #define CONFIG_FLASH_CFI_DRIVER 101f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_CFI 102f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 103f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST 104f3a8e2b7SMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 105f3a8e2b7SMingkai Hu #endif 106166ef1e9SGong Qianyu #endif 107f3a8e2b7SMingkai Hu 108f3a8e2b7SMingkai Hu /* I2C */ 109f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C 110f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC 111f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C1 112f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C2 113f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C3 114f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C4 115f3a8e2b7SMingkai Hu 116f3a8e2b7SMingkai Hu /* PCIe */ 117f3a8e2b7SMingkai Hu #define CONFIG_PCIE1 /* PCIE controller 1 */ 118f3a8e2b7SMingkai Hu #define CONFIG_PCIE2 /* PCIE controller 2 */ 119f3a8e2b7SMingkai Hu #define CONFIG_PCIE3 /* PCIE controller 3 */ 120f3a8e2b7SMingkai Hu 121f3a8e2b7SMingkai Hu #ifdef CONFIG_PCI 122f3a8e2b7SMingkai Hu #define CONFIG_NET_MULTI 123f3a8e2b7SMingkai Hu #define CONFIG_PCI_SCAN_SHOW 124f3a8e2b7SMingkai Hu #define CONFIG_CMD_PCI 125f3a8e2b7SMingkai Hu #endif 126f3a8e2b7SMingkai Hu 127f3a8e2b7SMingkai Hu /* Command line configuration */ 128f3a8e2b7SMingkai Hu #define CONFIG_CMD_ENV 129f3a8e2b7SMingkai Hu 1308ef0d5c4SYangbo Lu /* MMC */ 1318ef0d5c4SYangbo Lu #ifdef CONFIG_MMC 1328ef0d5c4SYangbo Lu #define CONFIG_FSL_ESDHC 1338ef0d5c4SYangbo Lu #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 1348ef0d5c4SYangbo Lu #define CONFIG_GENERIC_MMC 1358ef0d5c4SYangbo Lu #define CONFIG_DOS_PARTITION 1368ef0d5c4SYangbo Lu #endif 1378ef0d5c4SYangbo Lu 138e0579a58SGong Qianyu /* DSPI */ 139e0579a58SGong Qianyu #define CONFIG_FSL_DSPI 140e0579a58SGong Qianyu #ifdef CONFIG_FSL_DSPI 141e0579a58SGong Qianyu #define CONFIG_DM_SPI_FLASH 142e0579a58SGong Qianyu #define CONFIG_SPI_FLASH_STMICRO /* cs0 */ 143e0579a58SGong Qianyu #define CONFIG_SPI_FLASH_SST /* cs1 */ 144e0579a58SGong Qianyu #define CONFIG_SPI_FLASH_EON /* cs2 */ 145b0f20cafSQianyu Gong #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 146e0579a58SGong Qianyu #define CONFIG_SF_DEFAULT_BUS 1 147e0579a58SGong Qianyu #define CONFIG_SF_DEFAULT_CS 0 148e0579a58SGong Qianyu #endif 149166ef1e9SGong Qianyu #endif 150e0579a58SGong Qianyu 151ef6c55a2SAneesh Bansal #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 152ef6c55a2SAneesh Bansal 153e8297341SShaohui Xie /* FMan ucode */ 154e8297341SShaohui Xie #define CONFIG_SYS_DPAA_FMAN 155e8297341SShaohui Xie #ifdef CONFIG_SYS_DPAA_FMAN 156e8297341SShaohui Xie #define CONFIG_SYS_FM_MURAM_SIZE 0x60000 157e8297341SShaohui Xie 158fd1b147cSQianyu Gong #ifdef CONFIG_NAND_BOOT 159fd1b147cSQianyu Gong /* Store Fman ucode at offeset 0x160000(11 blocks). */ 160fd1b147cSQianyu Gong #define CONFIG_SYS_QE_FMAN_FW_IN_NAND 161fd1b147cSQianyu Gong #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE) 1622a555839SQianyu Gong #elif defined(CONFIG_SD_BOOT) 1632a555839SQianyu Gong /* 1642a555839SQianyu Gong * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is 1652a555839SQianyu Gong * about 1MB (2040 blocks), Env is stored after the image, and the env size is 1662a555839SQianyu Gong * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 2080(0x820). 1672a555839SQianyu Gong */ 1682a555839SQianyu Gong #define CONFIG_SYS_QE_FMAN_FW_IN_MMC 1692a555839SQianyu Gong #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820) 1702a555839SQianyu Gong #elif defined(CONFIG_QSPI_BOOT) 171166ef1e9SGong Qianyu #define CONFIG_SYS_QE_FW_IN_SPIFLASH 172166ef1e9SGong Qianyu #define CONFIG_SYS_FMAN_FW_ADDR 0x400d0000 173166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_BUS 0 174166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_CS 0 175166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_MAX_HZ 1000000 176166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_MODE 0x03 177166ef1e9SGong Qianyu #else 178e8297341SShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 179e8297341SShaohui Xie /* FMan fireware Pre-load address */ 180e8297341SShaohui Xie #define CONFIG_SYS_FMAN_FW_ADDR 0x60300000 181166ef1e9SGong Qianyu #endif 182e8297341SShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 183e8297341SShaohui Xie #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 184e8297341SShaohui Xie #endif 185e8297341SShaohui Xie 186f3a8e2b7SMingkai Hu /* Miscellaneous configurable options */ 187f3a8e2b7SMingkai Hu #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) 188f3a8e2b7SMingkai Hu #define CONFIG_ARCH_EARLY_INIT_R 189f3a8e2b7SMingkai Hu #define CONFIG_BOARD_LATE_INIT 190f3a8e2b7SMingkai Hu 191f3a8e2b7SMingkai Hu #define CONFIG_HWCONFIG 192f3a8e2b7SMingkai Hu #define HWCONFIG_BUFFER_SIZE 128 193f3a8e2b7SMingkai Hu 194dbe18f16SWenbin Song #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 195dbe18f16SWenbin Song #define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \ 196dbe18f16SWenbin Song "5m(kernel),1m(dtb),9m(file_system)" 197dbe18f16SWenbin Song #else 198dbe18f16SWenbin Song #define MTDPARTS_DEFAULT "mtdparts=60000000.nor:1m(nor_bank0_rcw)," \ 199dbe18f16SWenbin Song "1m(nor_bank0_uboot),1m(nor_bank0_uboot_env)," \ 200dbe18f16SWenbin Song "1m(nor_bank0_fman_uconde),40m(nor_bank0_fit)," \ 201dbe18f16SWenbin Song "1m(nor_bank4_rcw),1m(nor_bank4_uboot)," \ 202dbe18f16SWenbin Song "1m(nor_bank4_uboot_env),1m(nor_bank4_fman_ucode)," \ 203dbe18f16SWenbin Song "40m(nor_bank4_fit);7e800000.flash:" \ 204dbe18f16SWenbin Song "1m(nand_uboot),1m(nand_uboot_env)," \ 205dbe18f16SWenbin Song "20m(nand_fit);spi0.0:1m(uboot)," \ 206dbe18f16SWenbin Song "5m(kernel),1m(dtb),9m(file_system)" 207dbe18f16SWenbin Song #endif 208dbe18f16SWenbin Song 209f3a8e2b7SMingkai Hu /* Initial environment variables */ 210f3a8e2b7SMingkai Hu #define CONFIG_EXTRA_ENV_SETTINGS \ 211f3a8e2b7SMingkai Hu "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 212f3a8e2b7SMingkai Hu "loadaddr=0x80100000\0" \ 213f3a8e2b7SMingkai Hu "fdt_high=0xffffffffffffffff\0" \ 214f3a8e2b7SMingkai Hu "initrd_high=0xffffffffffffffff\0" \ 215ad6767b6SQianyu Gong "kernel_start=0x61100000\0" \ 216ad6767b6SQianyu Gong "kernel_load=0xa0000000\0" \ 217ad6767b6SQianyu Gong "kernel_size=0x2800000\0" \ 218dbe18f16SWenbin Song "console=ttyS0,115200\0" \ 219dbe18f16SWenbin Song "mtdparts=" MTDPARTS_DEFAULT "\0" 220f3a8e2b7SMingkai Hu 221f3a8e2b7SMingkai Hu #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \ 222dbe18f16SWenbin Song "earlycon=uart8250,mmio,0x21c0500 " \ 223dbe18f16SWenbin Song MTDPARTS_DEFAULT 224dbe18f16SWenbin Song 2251297cdb4SQianyu Gong #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 2261297cdb4SQianyu Gong #define CONFIG_BOOTCOMMAND "sf probe && sf read $kernel_load " \ 2271297cdb4SQianyu Gong "e0000 f00000 && bootm $kernel_load" 2281297cdb4SQianyu Gong #else 229f3a8e2b7SMingkai Hu #define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \ 230f3a8e2b7SMingkai Hu "$kernel_size && bootm $kernel_load" 2311297cdb4SQianyu Gong #endif 232f3a8e2b7SMingkai Hu 233f3a8e2b7SMingkai Hu /* Monitor Command Prompt */ 234f3a8e2b7SMingkai Hu #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 235f3a8e2b7SMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 236f3a8e2b7SMingkai Hu sizeof(CONFIG_SYS_PROMPT) + 16) 237f3a8e2b7SMingkai Hu #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */ 238f3a8e2b7SMingkai Hu #define CONFIG_SYS_LONGHELP 239f3a8e2b7SMingkai Hu #define CONFIG_CMDLINE_EDITING 1 240f3a8e2b7SMingkai Hu #define CONFIG_AUTO_COMPLETE 241f3a8e2b7SMingkai Hu #define CONFIG_SYS_MAXARGS 64 /* max command args */ 242f3a8e2b7SMingkai Hu 243f3a8e2b7SMingkai Hu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 244f3a8e2b7SMingkai Hu 245ef6c55a2SAneesh Bansal /* Hash command with SHA acceleration supported in hardware */ 246ef6c55a2SAneesh Bansal #ifdef CONFIG_FSL_CAAM 247ef6c55a2SAneesh Bansal #define CONFIG_CMD_HASH 248ef6c55a2SAneesh Bansal #define CONFIG_SHA_HW_ACCEL 249ef6c55a2SAneesh Bansal #endif 250ef6c55a2SAneesh Bansal 251f3a8e2b7SMingkai Hu #endif /* __LS1043A_COMMON_H */ 252