1f3a8e2b7SMingkai Hu /* 2f3a8e2b7SMingkai Hu * Copyright (C) 2015 Freescale Semiconductor 3f3a8e2b7SMingkai Hu * 4f3a8e2b7SMingkai Hu * SPDX-License-Identifier: GPL-2.0+ 5f3a8e2b7SMingkai Hu */ 6f3a8e2b7SMingkai Hu 7f3a8e2b7SMingkai Hu #ifndef __LS1043A_COMMON_H 8f3a8e2b7SMingkai Hu #define __LS1043A_COMMON_H 9f3a8e2b7SMingkai Hu 10f3a8e2b7SMingkai Hu #define CONFIG_REMAKE_ELF 11f3a8e2b7SMingkai Hu #define CONFIG_FSL_LAYERSCAPE 12f3a8e2b7SMingkai Hu #define CONFIG_FSL_LSCH2 13f3a8e2b7SMingkai Hu #define CONFIG_LS1043A 14f3a8e2b7SMingkai Hu #define CONFIG_SYS_FSL_CLK 15f3a8e2b7SMingkai Hu #define CONFIG_GICV2 16f3a8e2b7SMingkai Hu 17f3a8e2b7SMingkai Hu #include <asm/arch/config.h> 18f3a8e2b7SMingkai Hu #ifdef CONFIG_SYS_FSL_SRDS_1 19f3a8e2b7SMingkai Hu #define CONFIG_SYS_HAS_SERDES 20f3a8e2b7SMingkai Hu #endif 21f3a8e2b7SMingkai Hu 22f3a8e2b7SMingkai Hu /* Link Definitions */ 23f3a8e2b7SMingkai Hu #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) 24f3a8e2b7SMingkai Hu 25f3a8e2b7SMingkai Hu #define CONFIG_SUPPORT_RAW_INITRD 26f3a8e2b7SMingkai Hu 27f3a8e2b7SMingkai Hu #define CONFIG_SKIP_LOWLEVEL_INIT 28f3a8e2b7SMingkai Hu #define CONFIG_BOARD_EARLY_INIT_F 1 29f3a8e2b7SMingkai Hu 30f3a8e2b7SMingkai Hu /* Flat Device Tree Definitions */ 31f3a8e2b7SMingkai Hu #define CONFIG_OF_LIBFDT 32f3a8e2b7SMingkai Hu #define CONFIG_OF_BOARD_SETUP 33f3a8e2b7SMingkai Hu 34f3a8e2b7SMingkai Hu /* new uImage format support */ 35f3a8e2b7SMingkai Hu #define CONFIG_FIT 36f3a8e2b7SMingkai Hu #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 37f3a8e2b7SMingkai Hu 38f3a8e2b7SMingkai Hu #ifndef CONFIG_SYS_FSL_DDR4 39f3a8e2b7SMingkai Hu #define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */ 40f3a8e2b7SMingkai Hu #endif 41f3a8e2b7SMingkai Hu 42f3a8e2b7SMingkai Hu #define CONFIG_VERY_BIG_RAM 43f3a8e2b7SMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000 44f3a8e2b7SMingkai Hu #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 45f3a8e2b7SMingkai Hu #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 46f3a8e2b7SMingkai Hu 47f3a8e2b7SMingkai Hu /* Generic Timer Definitions */ 48f3a8e2b7SMingkai Hu #define COUNTER_FREQUENCY 25000000 /* 25MHz */ 49f3a8e2b7SMingkai Hu 50f3a8e2b7SMingkai Hu /* Size of malloc() pool */ 51f3a8e2b7SMingkai Hu #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) 52f3a8e2b7SMingkai Hu 53f3a8e2b7SMingkai Hu /* Serial Port */ 54f3a8e2b7SMingkai Hu #define CONFIG_CONS_INDEX 1 55f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550 56f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_SERIAL 57f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE 1 58f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)) 59f3a8e2b7SMingkai Hu 60f3a8e2b7SMingkai Hu #define CONFIG_BAUDRATE 115200 61f3a8e2b7SMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 62f3a8e2b7SMingkai Hu 633ad44729SGong Qianyu /* NAND SPL */ 643ad44729SGong Qianyu #ifdef CONFIG_NAND_BOOT 653ad44729SGong Qianyu #define CONFIG_SPL_PBL_PAD 663ad44729SGong Qianyu #define CONFIG_SPL_FRAMEWORK 673ad44729SGong Qianyu #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds" 683ad44729SGong Qianyu #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 693ad44729SGong Qianyu #define CONFIG_SPL_LIBCOMMON_SUPPORT 703ad44729SGong Qianyu #define CONFIG_SPL_LIBGENERIC_SUPPORT 713ad44729SGong Qianyu #define CONFIG_SPL_ENV_SUPPORT 723ad44729SGong Qianyu #define CONFIG_SPL_WATCHDOG_SUPPORT 733ad44729SGong Qianyu #define CONFIG_SPL_I2C_SUPPORT 743ad44729SGong Qianyu #define CONFIG_SPL_SERIAL_SUPPORT 753ad44729SGong Qianyu #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 763ad44729SGong Qianyu #define CONFIG_SPL_NAND_SUPPORT 773ad44729SGong Qianyu #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 783ad44729SGong Qianyu #define CONFIG_SPL_TEXT_BASE 0x10000000 793ad44729SGong Qianyu #define CONFIG_SPL_MAX_SIZE 0x1a000 803ad44729SGong Qianyu #define CONFIG_SPL_STACK 0x1001d000 813ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 823ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 833ad44729SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 843ad44729SGong Qianyu #define CONFIG_SPL_BSS_START_ADDR 0x80100000 853ad44729SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 863ad44729SGong Qianyu #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 873ad44729SGong Qianyu #define CONFIG_SYS_MONITOR_LEN 0xa0000 883ad44729SGong Qianyu #endif 893ad44729SGong Qianyu 90f3a8e2b7SMingkai Hu /* IFC */ 91f3a8e2b7SMingkai Hu #define CONFIG_FSL_IFC 92f3a8e2b7SMingkai Hu /* 93f3a8e2b7SMingkai Hu * CONFIG_SYS_FLASH_BASE has the final address (core view) 94f3a8e2b7SMingkai Hu * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view) 95f3a8e2b7SMingkai Hu * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address 96f3a8e2b7SMingkai Hu * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting 97f3a8e2b7SMingkai Hu */ 98f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE 0x60000000 99f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 100f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000 101f3a8e2b7SMingkai Hu 102f3a8e2b7SMingkai Hu #ifndef CONFIG_SYS_NO_FLASH 103f3a8e2b7SMingkai Hu #define CONFIG_FLASH_CFI_DRIVER 104f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_CFI 105f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 106f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST 107f3a8e2b7SMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 108f3a8e2b7SMingkai Hu #endif 109f3a8e2b7SMingkai Hu 110f3a8e2b7SMingkai Hu /* I2C */ 111f3a8e2b7SMingkai Hu #define CONFIG_CMD_I2C 112f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C 113f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC 114f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C1 115f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C2 116f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C3 117f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C4 118f3a8e2b7SMingkai Hu 119f3a8e2b7SMingkai Hu /* PCIe */ 120f3a8e2b7SMingkai Hu #define CONFIG_PCI /* Enable PCI/PCIE */ 121f3a8e2b7SMingkai Hu #define CONFIG_PCIE1 /* PCIE controller 1 */ 122f3a8e2b7SMingkai Hu #define CONFIG_PCIE2 /* PCIE controller 2 */ 123f3a8e2b7SMingkai Hu #define CONFIG_PCIE3 /* PCIE controller 3 */ 124f3a8e2b7SMingkai Hu #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ 125f3a8e2b7SMingkai Hu #define FSL_PCIE_COMPAT "fsl,ls1043a-pcie" 126f3a8e2b7SMingkai Hu 127f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCI_64BIT 128f3a8e2b7SMingkai Hu 129f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000 130f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */ 131f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000 132f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */ 133f3a8e2b7SMingkai Hu 134f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_IO_BUS 0x00000000 135f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000 136f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */ 137f3a8e2b7SMingkai Hu 138f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_MEM_BUS 0x40000000 139f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000 140f3a8e2b7SMingkai Hu #define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */ 141f3a8e2b7SMingkai Hu 142f3a8e2b7SMingkai Hu #ifdef CONFIG_PCI 143f3a8e2b7SMingkai Hu #define CONFIG_NET_MULTI 144f3a8e2b7SMingkai Hu #define CONFIG_PCI_PNP 145f3a8e2b7SMingkai Hu #define CONFIG_E1000 146f3a8e2b7SMingkai Hu #define CONFIG_PCI_SCAN_SHOW 147f3a8e2b7SMingkai Hu #define CONFIG_CMD_PCI 148f3a8e2b7SMingkai Hu #endif 149f3a8e2b7SMingkai Hu 150f3a8e2b7SMingkai Hu /* Command line configuration */ 151f3a8e2b7SMingkai Hu #define CONFIG_CMD_CACHE 152f3a8e2b7SMingkai Hu #define CONFIG_CMD_DHCP 153f3a8e2b7SMingkai Hu #define CONFIG_CMD_ENV 154f3a8e2b7SMingkai Hu #define CONFIG_CMD_PING 155f3a8e2b7SMingkai Hu 156*8ef0d5c4SYangbo Lu /* MMC */ 157*8ef0d5c4SYangbo Lu #define CONFIG_MMC 158*8ef0d5c4SYangbo Lu #ifdef CONFIG_MMC 159*8ef0d5c4SYangbo Lu #define CONFIG_CMD_MMC 160*8ef0d5c4SYangbo Lu #define CONFIG_CMD_FAT 161*8ef0d5c4SYangbo Lu #define CONFIG_FSL_ESDHC 162*8ef0d5c4SYangbo Lu #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 163*8ef0d5c4SYangbo Lu #define CONFIG_GENERIC_MMC 164*8ef0d5c4SYangbo Lu #define CONFIG_DOS_PARTITION 165*8ef0d5c4SYangbo Lu #endif 166*8ef0d5c4SYangbo Lu 167e8297341SShaohui Xie /* FMan ucode */ 168e8297341SShaohui Xie #define CONFIG_SYS_DPAA_FMAN 169e8297341SShaohui Xie #ifdef CONFIG_SYS_DPAA_FMAN 170e8297341SShaohui Xie #define CONFIG_SYS_FM_MURAM_SIZE 0x60000 171e8297341SShaohui Xie 172e8297341SShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 173e8297341SShaohui Xie /* FMan fireware Pre-load address */ 174e8297341SShaohui Xie #define CONFIG_SYS_FMAN_FW_ADDR 0x60300000 175e8297341SShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 176e8297341SShaohui Xie #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 177e8297341SShaohui Xie #endif 178e8297341SShaohui Xie 179f3a8e2b7SMingkai Hu /* Miscellaneous configurable options */ 180f3a8e2b7SMingkai Hu #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) 181f3a8e2b7SMingkai Hu #define CONFIG_ARCH_EARLY_INIT_R 182f3a8e2b7SMingkai Hu #define CONFIG_BOARD_LATE_INIT 183f3a8e2b7SMingkai Hu 184f3a8e2b7SMingkai Hu #define CONFIG_HWCONFIG 185f3a8e2b7SMingkai Hu #define HWCONFIG_BUFFER_SIZE 128 186f3a8e2b7SMingkai Hu 187f3a8e2b7SMingkai Hu /* Initial environment variables */ 188f3a8e2b7SMingkai Hu #define CONFIG_EXTRA_ENV_SETTINGS \ 189f3a8e2b7SMingkai Hu "hwconfig=fsl_ddr:bank_intlv=auto\0" \ 190f3a8e2b7SMingkai Hu "loadaddr=0x80100000\0" \ 191f3a8e2b7SMingkai Hu "kernel_addr=0x100000\0" \ 192f3a8e2b7SMingkai Hu "ramdisk_addr=0x800000\0" \ 193f3a8e2b7SMingkai Hu "ramdisk_size=0x2000000\0" \ 194f3a8e2b7SMingkai Hu "fdt_high=0xffffffffffffffff\0" \ 195f3a8e2b7SMingkai Hu "initrd_high=0xffffffffffffffff\0" \ 196f3a8e2b7SMingkai Hu "kernel_start=0x61200000\0" \ 197f3a8e2b7SMingkai Hu "kernel_load=0x807f0000\0" \ 198f3a8e2b7SMingkai Hu "kernel_size=0x1000000\0" \ 199f3a8e2b7SMingkai Hu "console=ttyAMA0,38400n8\0" 200f3a8e2b7SMingkai Hu 201f3a8e2b7SMingkai Hu #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \ 202f3a8e2b7SMingkai Hu "earlycon=uart8250,0x21c0500,115200" 203f3a8e2b7SMingkai Hu #define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \ 204f3a8e2b7SMingkai Hu "$kernel_size && bootm $kernel_load" 205f3a8e2b7SMingkai Hu #define CONFIG_BOOTDELAY 10 206f3a8e2b7SMingkai Hu 207f3a8e2b7SMingkai Hu /* Monitor Command Prompt */ 208f3a8e2b7SMingkai Hu #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ 209f3a8e2b7SMingkai Hu #define CONFIG_SYS_PROMPT "=> " 210f3a8e2b7SMingkai Hu #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 211f3a8e2b7SMingkai Hu sizeof(CONFIG_SYS_PROMPT) + 16) 212f3a8e2b7SMingkai Hu #define CONFIG_SYS_HUSH_PARSER 213f3a8e2b7SMingkai Hu #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 214f3a8e2b7SMingkai Hu #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */ 215f3a8e2b7SMingkai Hu #define CONFIG_SYS_LONGHELP 216f3a8e2b7SMingkai Hu #define CONFIG_CMDLINE_EDITING 1 217f3a8e2b7SMingkai Hu #define CONFIG_AUTO_COMPLETE 218f3a8e2b7SMingkai Hu #define CONFIG_SYS_MAXARGS 64 /* max command args */ 219f3a8e2b7SMingkai Hu 220f3a8e2b7SMingkai Hu #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 221f3a8e2b7SMingkai Hu 222f3a8e2b7SMingkai Hu #endif /* __LS1043A_COMMON_H */ 223