xref: /rk3399_rockchip-uboot/include/configs/ls1043a_common.h (revision 4139b170377b357dbbbb86190cc181cce0edc91e)
1f3a8e2b7SMingkai Hu /*
2f3a8e2b7SMingkai Hu  * Copyright (C) 2015 Freescale Semiconductor
3f3a8e2b7SMingkai Hu  *
4f3a8e2b7SMingkai Hu  * SPDX-License-Identifier:	GPL-2.0+
5f3a8e2b7SMingkai Hu  */
6f3a8e2b7SMingkai Hu 
7f3a8e2b7SMingkai Hu #ifndef __LS1043A_COMMON_H
8f3a8e2b7SMingkai Hu #define __LS1043A_COMMON_H
9f3a8e2b7SMingkai Hu 
10*4139b170SSumit Garg /* SPL build */
11*4139b170SSumit Garg #ifdef CONFIG_SPL_BUILD
12*4139b170SSumit Garg #define SPL_NO_FMAN
13*4139b170SSumit Garg #define SPL_NO_DSPI
14*4139b170SSumit Garg #define SPL_NO_PCIE
15*4139b170SSumit Garg #define SPL_NO_ENV
16*4139b170SSumit Garg #define SPL_NO_MISC
17*4139b170SSumit Garg #define SPL_NO_USB
18*4139b170SSumit Garg #define SPL_NO_SATA
19*4139b170SSumit Garg #define SPL_NO_QE
20*4139b170SSumit Garg #define SPL_NO_EEPROM
21*4139b170SSumit Garg #endif
22*4139b170SSumit Garg #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23*4139b170SSumit Garg #define SPL_NO_MMC
24*4139b170SSumit Garg #endif
25*4139b170SSumit Garg #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT))
26*4139b170SSumit Garg #define SPL_NO_IFC
27*4139b170SSumit Garg #endif
28*4139b170SSumit Garg 
29f3a8e2b7SMingkai Hu #define CONFIG_REMAKE_ELF
30f3a8e2b7SMingkai Hu #define CONFIG_FSL_LAYERSCAPE
31f3a8e2b7SMingkai Hu #define CONFIG_LS1043A
32831c068fSHou Zhiqiang #define CONFIG_MP
33f3a8e2b7SMingkai Hu #define CONFIG_GICV2
34f3a8e2b7SMingkai Hu 
355344c7b7SBharat Bhushan #include <asm/arch/stream_id_lsch2.h>
36f3a8e2b7SMingkai Hu #include <asm/arch/config.h>
37f3a8e2b7SMingkai Hu 
38f3a8e2b7SMingkai Hu /* Link Definitions */
39f3a8e2b7SMingkai Hu #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
40f3a8e2b7SMingkai Hu 
41f3a8e2b7SMingkai Hu #define CONFIG_SUPPORT_RAW_INITRD
42f3a8e2b7SMingkai Hu 
43f3a8e2b7SMingkai Hu #define CONFIG_SKIP_LOWLEVEL_INIT
44f3a8e2b7SMingkai Hu 
45f3a8e2b7SMingkai Hu #define CONFIG_VERY_BIG_RAM
46f3a8e2b7SMingkai Hu #define CONFIG_SYS_DDR_SDRAM_BASE	0x80000000
47f3a8e2b7SMingkai Hu #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY	0
48f3a8e2b7SMingkai Hu #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
49e994dddbSShaohui Xie #define CONFIG_SYS_DDR_BLOCK2_BASE      0x880000000ULL
50f3a8e2b7SMingkai Hu 
51831c068fSHou Zhiqiang #define CPU_RELEASE_ADDR               secondary_boot_func
52831c068fSHou Zhiqiang 
53f3a8e2b7SMingkai Hu /* Generic Timer Definitions */
54f3a8e2b7SMingkai Hu #define COUNTER_FREQUENCY		25000000	/* 25MHz */
55f3a8e2b7SMingkai Hu 
56f3a8e2b7SMingkai Hu /* Size of malloc() pool */
57f3a8e2b7SMingkai Hu #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 1024 * 1024)
58f3a8e2b7SMingkai Hu 
59f3a8e2b7SMingkai Hu /* Serial Port */
60f3a8e2b7SMingkai Hu #define CONFIG_CONS_INDEX		1
61f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_SERIAL
62f3a8e2b7SMingkai Hu #define CONFIG_SYS_NS16550_REG_SIZE	1
63904110c7SHou Zhiqiang #define CONFIG_SYS_NS16550_CLK          (get_serial_clock())
64f3a8e2b7SMingkai Hu 
65f3a8e2b7SMingkai Hu #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }
66f3a8e2b7SMingkai Hu 
67c7ca8b07SGong Qianyu /* SD boot SPL */
68c7ca8b07SGong Qianyu #ifdef CONFIG_SD_BOOT
69c7ca8b07SGong Qianyu #define CONFIG_SPL_FRAMEWORK
70c7ca8b07SGong Qianyu #define CONFIG_SPL_LDSCRIPT		"arch/arm/cpu/armv8/u-boot-spl.lds"
71c7ca8b07SGong Qianyu #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
72c7ca8b07SGong Qianyu 
73c7ca8b07SGong Qianyu #define CONFIG_SPL_TEXT_BASE		0x10000000
74c7ca8b07SGong Qianyu #define CONFIG_SPL_MAX_SIZE		0x1d000
75c7ca8b07SGong Qianyu #define CONFIG_SPL_STACK		0x1001e000
76c7ca8b07SGong Qianyu #define CONFIG_SPL_PAD_TO		0x1d000
77c7ca8b07SGong Qianyu 
78c7ca8b07SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SYS_TEXT_BASE + \
79c7ca8b07SGong Qianyu 					CONFIG_SYS_MONITOR_LEN)
80c7ca8b07SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
81c7ca8b07SGong Qianyu #define CONFIG_SPL_BSS_START_ADDR	0x80100000
82c7ca8b07SGong Qianyu #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
83c7ca8b07SGong Qianyu #define CONFIG_SYS_MONITOR_LEN		0xa0000
84c7ca8b07SGong Qianyu #endif
85c7ca8b07SGong Qianyu 
863ad44729SGong Qianyu /* NAND SPL */
873ad44729SGong Qianyu #ifdef CONFIG_NAND_BOOT
883ad44729SGong Qianyu #define CONFIG_SPL_PBL_PAD
893ad44729SGong Qianyu #define CONFIG_SPL_FRAMEWORK
903ad44729SGong Qianyu #define CONFIG_SPL_LDSCRIPT		"arch/arm/cpu/armv8/u-boot-spl.lds"
913ad44729SGong Qianyu #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
923ad44729SGong Qianyu #define CONFIG_SPL_TEXT_BASE		0x10000000
933ad44729SGong Qianyu #define CONFIG_SPL_MAX_SIZE		0x1a000
943ad44729SGong Qianyu #define CONFIG_SPL_STACK		0x1001d000
953ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
963ad44729SGong Qianyu #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
973ad44729SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_START	0x80200000
983ad44729SGong Qianyu #define CONFIG_SPL_BSS_START_ADDR	0x80100000
993ad44729SGong Qianyu #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
1003ad44729SGong Qianyu #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
1013ad44729SGong Qianyu #define CONFIG_SYS_MONITOR_LEN		0xa0000
1023ad44729SGong Qianyu #endif
1033ad44729SGong Qianyu 
104f3a8e2b7SMingkai Hu /* IFC */
105*4139b170SSumit Garg #ifndef SPL_NO_IFC
106b0f20cafSQianyu Gong #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
107f3a8e2b7SMingkai Hu #define CONFIG_FSL_IFC
108f3a8e2b7SMingkai Hu /*
109f3a8e2b7SMingkai Hu  * CONFIG_SYS_FLASH_BASE has the final address (core view)
110f3a8e2b7SMingkai Hu  * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
111f3a8e2b7SMingkai Hu  * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
112f3a8e2b7SMingkai Hu  * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
113f3a8e2b7SMingkai Hu  */
114f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE			0x60000000
115f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS		CONFIG_SYS_FLASH_BASE
116f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY	0x00000000
117f3a8e2b7SMingkai Hu 
118e856bdcfSMasahiro Yamada #ifdef CONFIG_MTD_NOR_FLASH
119f3a8e2b7SMingkai Hu #define CONFIG_FLASH_CFI_DRIVER
120f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_CFI
121f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
122f3a8e2b7SMingkai Hu #define CONFIG_SYS_FLASH_QUIET_TEST
123f3a8e2b7SMingkai Hu #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
124f3a8e2b7SMingkai Hu #endif
125166ef1e9SGong Qianyu #endif
126*4139b170SSumit Garg #endif
127f3a8e2b7SMingkai Hu 
128f3a8e2b7SMingkai Hu /* I2C */
129f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C
130f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC
131f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C1
132f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C2
133f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C3
134f3a8e2b7SMingkai Hu #define CONFIG_SYS_I2C_MXC_I2C4
135f3a8e2b7SMingkai Hu 
136f3a8e2b7SMingkai Hu /* PCIe */
137*4139b170SSumit Garg #ifndef SPL_NO_PCIE
138f3a8e2b7SMingkai Hu #define CONFIG_PCIE1		/* PCIE controller 1 */
139f3a8e2b7SMingkai Hu #define CONFIG_PCIE2		/* PCIE controller 2 */
140f3a8e2b7SMingkai Hu #define CONFIG_PCIE3		/* PCIE controller 3 */
141f3a8e2b7SMingkai Hu 
142f3a8e2b7SMingkai Hu #ifdef CONFIG_PCI
143f3a8e2b7SMingkai Hu #define CONFIG_NET_MULTI
144f3a8e2b7SMingkai Hu #define CONFIG_PCI_SCAN_SHOW
145f3a8e2b7SMingkai Hu #define CONFIG_CMD_PCI
146f3a8e2b7SMingkai Hu #endif
147*4139b170SSumit Garg #endif
148f3a8e2b7SMingkai Hu 
149f3a8e2b7SMingkai Hu /* Command line configuration */
150*4139b170SSumit Garg #ifndef SPL_NO_ENV
151f3a8e2b7SMingkai Hu #define CONFIG_CMD_ENV
152*4139b170SSumit Garg #endif
153f3a8e2b7SMingkai Hu 
1548ef0d5c4SYangbo Lu /*  MMC  */
155*4139b170SSumit Garg #ifndef SPL_NO_MMC
1568ef0d5c4SYangbo Lu #ifdef CONFIG_MMC
1578ef0d5c4SYangbo Lu #define CONFIG_FSL_ESDHC
1588ef0d5c4SYangbo Lu #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
1598ef0d5c4SYangbo Lu #endif
160*4139b170SSumit Garg #endif
1618ef0d5c4SYangbo Lu 
162e0579a58SGong Qianyu /*  DSPI  */
163*4139b170SSumit Garg #ifndef SPL_NO_DSPI
164e0579a58SGong Qianyu #define CONFIG_FSL_DSPI
165e0579a58SGong Qianyu #ifdef CONFIG_FSL_DSPI
166e0579a58SGong Qianyu #define CONFIG_DM_SPI_FLASH
167e0579a58SGong Qianyu #define CONFIG_SPI_FLASH_STMICRO	/* cs0 */
168e0579a58SGong Qianyu #define CONFIG_SPI_FLASH_SST		/* cs1 */
169e0579a58SGong Qianyu #define CONFIG_SPI_FLASH_EON		/* cs2 */
170b0f20cafSQianyu Gong #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
171e0579a58SGong Qianyu #define CONFIG_SF_DEFAULT_BUS		1
172e0579a58SGong Qianyu #define CONFIG_SF_DEFAULT_CS		0
173e0579a58SGong Qianyu #endif
174166ef1e9SGong Qianyu #endif
175*4139b170SSumit Garg #endif
176e0579a58SGong Qianyu 
177e8297341SShaohui Xie /* FMan ucode */
178*4139b170SSumit Garg #ifndef SPL_NO_FMAN
179e8297341SShaohui Xie #define CONFIG_SYS_DPAA_FMAN
180e8297341SShaohui Xie #ifdef CONFIG_SYS_DPAA_FMAN
181e8297341SShaohui Xie #define CONFIG_SYS_FM_MURAM_SIZE	0x60000
182e8297341SShaohui Xie 
183fd1b147cSQianyu Gong #ifdef CONFIG_NAND_BOOT
184fd1b147cSQianyu Gong /* Store Fman ucode at offeset 0x160000(11 blocks). */
185fd1b147cSQianyu Gong #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
186fd1b147cSQianyu Gong #define CONFIG_SYS_FMAN_FW_ADDR		(11 * CONFIG_SYS_NAND_BLOCK_SIZE)
1872a555839SQianyu Gong #elif defined(CONFIG_SD_BOOT)
1882a555839SQianyu Gong /*
1892a555839SQianyu Gong  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
1902a555839SQianyu Gong  * about 1MB (2040 blocks), Env is stored after the image, and the env size is
1912a555839SQianyu Gong  * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 2080(0x820).
1922a555839SQianyu Gong  */
1932a555839SQianyu Gong #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
1942a555839SQianyu Gong #define CONFIG_SYS_FMAN_FW_ADDR		(512 * 0x820)
1952a555839SQianyu Gong #elif defined(CONFIG_QSPI_BOOT)
196166ef1e9SGong Qianyu #define CONFIG_SYS_QE_FW_IN_SPIFLASH
197166ef1e9SGong Qianyu #define CONFIG_SYS_FMAN_FW_ADDR		0x400d0000
198166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_BUS		0
199166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_CS		0
200166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_MAX_HZ		1000000
201166ef1e9SGong Qianyu #define CONFIG_ENV_SPI_MODE		0x03
202166ef1e9SGong Qianyu #else
203e8297341SShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
204e8297341SShaohui Xie /* FMan fireware Pre-load address */
205e8297341SShaohui Xie #define CONFIG_SYS_FMAN_FW_ADDR		0x60300000
206166ef1e9SGong Qianyu #endif
207e8297341SShaohui Xie #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
208e8297341SShaohui Xie #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
209e8297341SShaohui Xie #endif
210*4139b170SSumit Garg #endif
211e8297341SShaohui Xie 
212f3a8e2b7SMingkai Hu /* Miscellaneous configurable options */
213f3a8e2b7SMingkai Hu #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
214f3a8e2b7SMingkai Hu 
215f3a8e2b7SMingkai Hu #define CONFIG_HWCONFIG
216f3a8e2b7SMingkai Hu #define HWCONFIG_BUFFER_SIZE		128
217f3a8e2b7SMingkai Hu 
218*4139b170SSumit Garg #ifndef SPL_NO_MISC
219dbe18f16SWenbin Song #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
220dbe18f16SWenbin Song #define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \
221dbe18f16SWenbin Song 			"5m(kernel),1m(dtb),9m(file_system)"
222dbe18f16SWenbin Song #else
2237f339632SWenbin Song #define MTDPARTS_DEFAULT "mtdparts=60000000.nor:" \
2247f339632SWenbin Song 			"2m@0x100000(nor_bank0_uboot),"\
2257f339632SWenbin Song 			"40m@0x1100000(nor_bank0_fit)," \
2267f339632SWenbin Song 			"7m(nor_bank0_user)," \
2277f339632SWenbin Song 			"2m@0x4100000(nor_bank4_uboot)," \
2287f339632SWenbin Song 			"40m@0x5100000(nor_bank4_fit),"\
2297f339632SWenbin Song 			"-(nor_bank4_user);" \
2307f339632SWenbin Song 			"7e800000.flash:" \
231dbe18f16SWenbin Song 			"1m(nand_uboot),1m(nand_uboot_env)," \
232dbe18f16SWenbin Song 			"20m(nand_fit);spi0.0:1m(uboot)," \
233dbe18f16SWenbin Song 			"5m(kernel),1m(dtb),9m(file_system)"
234dbe18f16SWenbin Song #endif
235dbe18f16SWenbin Song 
236f3a8e2b7SMingkai Hu /* Initial environment variables */
237f3a8e2b7SMingkai Hu #define CONFIG_EXTRA_ENV_SETTINGS		\
238f3a8e2b7SMingkai Hu 	"hwconfig=fsl_ddr:bank_intlv=auto\0"	\
239f3a8e2b7SMingkai Hu 	"loadaddr=0x80100000\0"			\
240f3a8e2b7SMingkai Hu 	"fdt_high=0xffffffffffffffff\0"		\
241f3a8e2b7SMingkai Hu 	"initrd_high=0xffffffffffffffff\0"	\
242ad6767b6SQianyu Gong 	"kernel_start=0x61100000\0"		\
243ad6767b6SQianyu Gong 	"kernel_load=0xa0000000\0"		\
244ad6767b6SQianyu Gong 	"kernel_size=0x2800000\0"		\
245dbe18f16SWenbin Song 	"console=ttyS0,115200\0"                \
246dbe18f16SWenbin Song 	"mtdparts=" MTDPARTS_DEFAULT "\0"
247f3a8e2b7SMingkai Hu 
248f3a8e2b7SMingkai Hu #define CONFIG_BOOTARGS			"console=ttyS0,115200 root=/dev/ram0 " \
249dbe18f16SWenbin Song 					"earlycon=uart8250,mmio,0x21c0500 "    \
250dbe18f16SWenbin Song 					MTDPARTS_DEFAULT
251dbe18f16SWenbin Song 
2521297cdb4SQianyu Gong #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
2531297cdb4SQianyu Gong #define CONFIG_BOOTCOMMAND		"sf probe && sf read $kernel_load "    \
2541297cdb4SQianyu Gong 					"e0000 f00000 && bootm $kernel_load"
2551297cdb4SQianyu Gong #else
256f3a8e2b7SMingkai Hu #define CONFIG_BOOTCOMMAND		"cp.b $kernel_start $kernel_load "     \
257f3a8e2b7SMingkai Hu 					"$kernel_size && bootm $kernel_load"
2581297cdb4SQianyu Gong #endif
259*4139b170SSumit Garg #endif
260f3a8e2b7SMingkai Hu 
261f3a8e2b7SMingkai Hu /* Monitor Command Prompt */
262f3a8e2b7SMingkai Hu #define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
263f3a8e2b7SMingkai Hu #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
264f3a8e2b7SMingkai Hu 					sizeof(CONFIG_SYS_PROMPT) + 16)
265f3a8e2b7SMingkai Hu #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE /* Boot args buffer */
266f3a8e2b7SMingkai Hu #define CONFIG_SYS_LONGHELP
267*4139b170SSumit Garg 
268*4139b170SSumit Garg #ifndef SPL_NO_MISC
269f3a8e2b7SMingkai Hu #define CONFIG_CMDLINE_EDITING		1
270*4139b170SSumit Garg #endif
271*4139b170SSumit Garg 
272f3a8e2b7SMingkai Hu #define CONFIG_AUTO_COMPLETE
273f3a8e2b7SMingkai Hu #define CONFIG_SYS_MAXARGS		64	/* max command args */
274f3a8e2b7SMingkai Hu 
275f3a8e2b7SMingkai Hu #define CONFIG_SYS_BOOTM_LEN   (64 << 20)      /* Increase max gunzip size */
276f3a8e2b7SMingkai Hu 
277ef6c55a2SAneesh Bansal /* Hash command with SHA acceleration supported in hardware */
278ef6c55a2SAneesh Bansal #ifdef CONFIG_FSL_CAAM
279ef6c55a2SAneesh Bansal #define CONFIG_CMD_HASH
280ef6c55a2SAneesh Bansal #define CONFIG_SHA_HW_ACCEL
281ef6c55a2SAneesh Bansal #endif
282ef6c55a2SAneesh Bansal 
283f3a8e2b7SMingkai Hu #endif /* __LS1043A_COMMON_H */
284