1c8a7d9daSWang Huan /* 2c8a7d9daSWang Huan * Copyright 2014 Freescale Semiconductor, Inc. 3c8a7d9daSWang Huan * 4c8a7d9daSWang Huan * SPDX-License-Identifier: GPL-2.0+ 5c8a7d9daSWang Huan */ 6c8a7d9daSWang Huan 7c8a7d9daSWang Huan #ifndef __CONFIG_H 8c8a7d9daSWang Huan #define __CONFIG_H 9c8a7d9daSWang Huan 10c8a7d9daSWang Huan #define CONFIG_LS102XA 11c8a7d9daSWang Huan 12aeb901f2SHongbo Zhang #define CONFIG_ARMV7_PSCI_1_0 13340848b1SWang Dongsheng 143288628aSHongbo Zhang #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR 153288628aSHongbo Zhang 1618fb0e3cSGong Qianyu #define CONFIG_SYS_FSL_CLK 17c8a7d9daSWang Huan 18c8a7d9daSWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT 1999e1bd42STang Yuantian #define CONFIG_DEEP_SLEEP 20c8a7d9daSWang Huan 21c8a7d9daSWang Huan /* 22c8a7d9daSWang Huan * Size of malloc() pool 23c8a7d9daSWang Huan */ 24c8a7d9daSWang Huan #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 25c8a7d9daSWang Huan 26c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 27c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 28c8a7d9daSWang Huan 29c8a7d9daSWang Huan /* 3010a28644SRamneek Mehresh * USB 3110a28644SRamneek Mehresh */ 3210a28644SRamneek Mehresh 3310a28644SRamneek Mehresh /* 3410a28644SRamneek Mehresh * EHCI Support - disbaled by default as 3510a28644SRamneek Mehresh * there is no signal coming out of soc on 3610a28644SRamneek Mehresh * this board for this controller. However, 3710a28644SRamneek Mehresh * the silicon still has this controller, 3810a28644SRamneek Mehresh * and anyone can use this controller by 3910a28644SRamneek Mehresh * taking signals out on their board. 4010a28644SRamneek Mehresh */ 4110a28644SRamneek Mehresh 4210a28644SRamneek Mehresh /*#define CONFIG_HAS_FSL_DR_USB*/ 4310a28644SRamneek Mehresh 4410a28644SRamneek Mehresh #ifdef CONFIG_HAS_FSL_DR_USB 4510a28644SRamneek Mehresh #define CONFIG_USB_EHCI 4610a28644SRamneek Mehresh #define CONFIG_USB_EHCI_FSL 4710a28644SRamneek Mehresh #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 4810a28644SRamneek Mehresh #endif 4910a28644SRamneek Mehresh 5010a28644SRamneek Mehresh /* XHCI Support - enabled by default */ 5110a28644SRamneek Mehresh #define CONFIG_HAS_FSL_XHCI_USB 5210a28644SRamneek Mehresh 5310a28644SRamneek Mehresh #ifdef CONFIG_HAS_FSL_XHCI_USB 5410a28644SRamneek Mehresh #define CONFIG_USB_XHCI_FSL 5510a28644SRamneek Mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 5610a28644SRamneek Mehresh #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 5710a28644SRamneek Mehresh #endif 5810a28644SRamneek Mehresh 59c8a7d9daSWang Huan #define CONFIG_SYS_CLK_FREQ 100000000 60c8a7d9daSWang Huan #define CONFIG_DDR_CLK_FREQ 100000000 61c8a7d9daSWang Huan 62a88cc3bdSYork Sun #define DDR_SDRAM_CFG 0x470c0008 63a88cc3bdSYork Sun #define DDR_CS0_BNDS 0x008000bf 64a88cc3bdSYork Sun #define DDR_CS0_CONFIG 0x80014302 65a88cc3bdSYork Sun #define DDR_TIMING_CFG_0 0x50550004 66a88cc3bdSYork Sun #define DDR_TIMING_CFG_1 0xbcb38c56 67a88cc3bdSYork Sun #define DDR_TIMING_CFG_2 0x0040d120 68a88cc3bdSYork Sun #define DDR_TIMING_CFG_3 0x010e1000 69a88cc3bdSYork Sun #define DDR_TIMING_CFG_4 0x00000001 70a88cc3bdSYork Sun #define DDR_TIMING_CFG_5 0x03401400 71a88cc3bdSYork Sun #define DDR_SDRAM_CFG_2 0x00401010 72a88cc3bdSYork Sun #define DDR_SDRAM_MODE 0x00061c60 73a88cc3bdSYork Sun #define DDR_SDRAM_MODE_2 0x00180000 74a88cc3bdSYork Sun #define DDR_SDRAM_INTERVAL 0x18600618 75a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL 0x8655f605 76a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_2 0x05060607 77a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_3 0x05050505 78a88cc3bdSYork Sun #define DDR_DDR_CDR1 0x80040000 79a88cc3bdSYork Sun #define DDR_DDR_CDR2 0x00000001 80a88cc3bdSYork Sun #define DDR_SDRAM_CLK_CNTL 0x02000000 81a88cc3bdSYork Sun #define DDR_DDR_ZQ_CNTL 0x89080600 82a88cc3bdSYork Sun #define DDR_CS0_CONFIG_2 0 83a88cc3bdSYork Sun #define DDR_SDRAM_CFG_MEM_EN 0x80000000 8499e1bd42STang Yuantian #define SDRAM_CFG2_D_INIT 0x00000010 8599e1bd42STang Yuantian #define DDR_CDR2_VREF_TRAIN_EN 0x00000080 8699e1bd42STang Yuantian #define SDRAM_CFG2_FRC_SR 0x80000000 8799e1bd42STang Yuantian #define SDRAM_CFG_BI 0x00000001 88a88cc3bdSYork Sun 898415bb68SAlison Wang #ifdef CONFIG_RAMBOOT_PBL 908415bb68SAlison Wang #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg 918415bb68SAlison Wang #endif 928415bb68SAlison Wang 938415bb68SAlison Wang #ifdef CONFIG_SD_BOOT 94947cee11SAlison Wang #ifdef CONFIG_SD_BOOT_QSPI 95947cee11SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW \ 96947cee11SAlison Wang board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg 97947cee11SAlison Wang #else 98947cee11SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW \ 99947cee11SAlison Wang board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg 100947cee11SAlison Wang #endif 1018415bb68SAlison Wang #define CONFIG_SPL_FRAMEWORK 1028415bb68SAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 103e7e720c2SSumit Garg 104e7e720c2SSumit Garg #ifdef CONFIG_SECURE_BOOT 105e7e720c2SSumit Garg /* 106e7e720c2SSumit Garg * HDR would be appended at end of image and copied to DDR along 107e7e720c2SSumit Garg * with U-Boot image. 108e7e720c2SSumit Garg */ 109693d4c9fSSemen Protsenko #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) 110e7e720c2SSumit Garg #endif /* ifdef CONFIG_SECURE_BOOT */ 1118415bb68SAlison Wang 1128415bb68SAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 1138415bb68SAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 1148415bb68SAlison Wang #define CONFIG_SPL_STACK 0x1001d000 1158415bb68SAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 1168415bb68SAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 1178415bb68SAlison Wang 11899e1bd42STang Yuantian #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 11999e1bd42STang Yuantian CONFIG_SYS_MONITOR_LEN) 1208415bb68SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 1218415bb68SAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 1228415bb68SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 123e7e720c2SSumit Garg 124e7e720c2SSumit Garg #ifdef CONFIG_U_BOOT_HDR_SIZE 125e7e720c2SSumit Garg /* 126e7e720c2SSumit Garg * HDR would be appended at end of image and copied to DDR along 127e7e720c2SSumit Garg * with U-Boot image. Here u-boot max. size is 512K. So if binary 128e7e720c2SSumit Garg * size increases then increase this size in case of secure boot as 129e7e720c2SSumit Garg * it uses raw u-boot image instead of fit image. 130e7e720c2SSumit Garg */ 1319b6639faSVinitha Pillai #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) 132e7e720c2SSumit Garg #else 1339b6639faSVinitha Pillai #define CONFIG_SYS_MONITOR_LEN 0x100000 134e7e720c2SSumit Garg #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */ 1358415bb68SAlison Wang #endif 1368415bb68SAlison Wang 137d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 138d612f0abSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x40010000 139947cee11SAlison Wang #endif 140947cee11SAlison Wang 141c8a7d9daSWang Huan #ifndef CONFIG_SYS_TEXT_BASE 1421c69a51cSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x60100000 143c8a7d9daSWang Huan #endif 144c8a7d9daSWang Huan 145c8a7d9daSWang Huan #define CONFIG_NR_DRAM_BANKS 1 146c8a7d9daSWang Huan #define PHYS_SDRAM 0x80000000 147c8a7d9daSWang Huan #define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024) 148c8a7d9daSWang Huan 149c8a7d9daSWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 150c8a7d9daSWang Huan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 151c8a7d9daSWang Huan 1524c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \ 1534c59ab9cSAlison Wang !defined(CONFIG_QSPI_BOOT) 154eaa859e7SZhao Qiang #define CONFIG_U_QE 155eaa859e7SZhao Qiang #endif 156eaa859e7SZhao Qiang 157c8a7d9daSWang Huan /* 158c8a7d9daSWang Huan * IFC Definitions 159c8a7d9daSWang Huan */ 160947cee11SAlison Wang #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 161c8a7d9daSWang Huan #define CONFIG_FSL_IFC 162c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE 0x60000000 163c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 164c8a7d9daSWang Huan 165c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 166c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 167c8a7d9daSWang Huan CSPR_PORT_SIZE_16 | \ 168c8a7d9daSWang Huan CSPR_MSEL_NOR | \ 169c8a7d9daSWang Huan CSPR_V) 170c8a7d9daSWang Huan #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 171c8a7d9daSWang Huan 172c8a7d9daSWang Huan /* NOR Flash Timing Params */ 173c8a7d9daSWang Huan #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 174c8a7d9daSWang Huan CSOR_NOR_TRHZ_80) 175c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 176c8a7d9daSWang Huan FTIM0_NOR_TEADC(0x5) | \ 177c8a7d9daSWang Huan FTIM0_NOR_TAVDS(0x0) | \ 178c8a7d9daSWang Huan FTIM0_NOR_TEAHC(0x5)) 179c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 180c8a7d9daSWang Huan FTIM1_NOR_TRAD_NOR(0x1A) | \ 181c8a7d9daSWang Huan FTIM1_NOR_TSEQRAD_NOR(0x13)) 182c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 183c8a7d9daSWang Huan FTIM2_NOR_TCH(0x4) | \ 184c8a7d9daSWang Huan FTIM2_NOR_TWP(0x1c) | \ 185c8a7d9daSWang Huan FTIM2_NOR_TWPH(0x0e)) 186c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM3 0 187c8a7d9daSWang Huan 188c8a7d9daSWang Huan #define CONFIG_FLASH_CFI_DRIVER 189c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_CFI 190c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 191c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST 192c8a7d9daSWang Huan #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 193c8a7d9daSWang Huan 194c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 195c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 196c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 197c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 198c8a7d9daSWang Huan 199c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO 200c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS } 201c8a7d9daSWang Huan 202c8a7d9daSWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 203272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA 204d612f0abSAlison Wang #endif 205c8a7d9daSWang Huan 206c8a7d9daSWang Huan /* CPLD */ 207c8a7d9daSWang Huan 208c8a7d9daSWang Huan #define CONFIG_SYS_CPLD_BASE 0x7fb00000 209c8a7d9daSWang Huan #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE 210c8a7d9daSWang Huan 211c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 212c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \ 213c8a7d9daSWang Huan CSPR_PORT_SIZE_8 | \ 214c8a7d9daSWang Huan CSPR_MSEL_GPCM | \ 215c8a7d9daSWang Huan CSPR_V) 216c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 217c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 218c8a7d9daSWang Huan CSOR_NOR_NOR_MODE_AVD_NOR | \ 219c8a7d9daSWang Huan CSOR_NOR_TRHZ_80) 220c8a7d9daSWang Huan 221c8a7d9daSWang Huan /* CPLD Timing parameters for IFC GPCM */ 222c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \ 223c8a7d9daSWang Huan FTIM0_GPCM_TEADC(0xf) | \ 224c8a7d9daSWang Huan FTIM0_GPCM_TEAHC(0xf)) 225c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 226c8a7d9daSWang Huan FTIM1_GPCM_TRAD(0x3f)) 227c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ 228c8a7d9daSWang Huan FTIM2_GPCM_TCH(0xf) | \ 229c8a7d9daSWang Huan FTIM2_GPCM_TWP(0xff)) 230c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM3 0x0 231c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 232c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 233c8a7d9daSWang Huan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 234c8a7d9daSWang Huan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 235c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 236c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 237c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 238c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 239c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT 240c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR 241c8a7d9daSWang Huan #define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK 242c8a7d9daSWang Huan #define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR 243c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0 244c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1 245c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2 246c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3 247c8a7d9daSWang Huan 248c8a7d9daSWang Huan /* 249c8a7d9daSWang Huan * Serial Port 250c8a7d9daSWang Huan */ 25155d53ab4SAlison Wang #ifdef CONFIG_LPUART 25255d53ab4SAlison Wang #define CONFIG_LPUART_32B_REG 25355d53ab4SAlison Wang #else 254c8a7d9daSWang Huan #define CONFIG_CONS_INDEX 1 255c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_SERIAL 256f833cd62SBin Meng #ifndef CONFIG_DM_SERIAL 257c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_REG_SIZE 1 258f833cd62SBin Meng #endif 259c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_CLK get_serial_clock() 26055d53ab4SAlison Wang #endif 261c8a7d9daSWang Huan 262c8a7d9daSWang Huan /* 263c8a7d9daSWang Huan * I2C 264c8a7d9daSWang Huan */ 265c8a7d9daSWang Huan #define CONFIG_SYS_I2C 266c8a7d9daSWang Huan #define CONFIG_SYS_I2C_MXC 26703544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 26803544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 269f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 270c8a7d9daSWang Huan 2715175a288SAlison Wang /* EEPROM */ 2725175a288SAlison Wang #define CONFIG_ID_EEPROM 2735175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_NXID 2745175a288SAlison Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 2755175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 2765175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 2775175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 2785175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 2795175a288SAlison Wang 280c8a7d9daSWang Huan /* 281c8a7d9daSWang Huan * MMC 282c8a7d9daSWang Huan */ 283c8a7d9daSWang Huan #define CONFIG_FSL_ESDHC 284c8a7d9daSWang Huan 2859dd3d3c0SHaikun Wang /* SPI */ 286947cee11SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 2879dd3d3c0SHaikun Wang /* QSPI */ 288d612f0abSAlison Wang #define QSPI0_AMBA_BASE 0x40000000 289d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE (1 << 24) 290d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM 2 2919dd3d3c0SHaikun Wang 29203d1d568SYao Yuan /* DSPI */ 29303d1d568SYao Yuan #endif 29403d1d568SYao Yuan 2959dd3d3c0SHaikun Wang /* DM SPI */ 2969dd3d3c0SHaikun Wang #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI) 2979dd3d3c0SHaikun Wang #define CONFIG_DM_SPI_FLASH 2989dd3d3c0SHaikun Wang #endif 299d612f0abSAlison Wang 300c8a7d9daSWang Huan /* 301b4ecc8c6SWang Huan * Video 302b4ecc8c6SWang Huan */ 303*b215fb3fSSanchayan Maity #ifdef CONFIG_VIDEO_FSL_DCU_FB 304b4ecc8c6SWang Huan #define CONFIG_CMD_BMP 305b4ecc8c6SWang Huan #define CONFIG_VIDEO_LOGO 306b4ecc8c6SWang Huan #define CONFIG_VIDEO_BMP_LOGO 307b4ecc8c6SWang Huan 308b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_SII9022A 309b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_BUS_NUM 1 310b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_ADDR 0x39 311b4ecc8c6SWang Huan #endif 312b4ecc8c6SWang Huan 313b4ecc8c6SWang Huan /* 314c8a7d9daSWang Huan * eTSEC 315c8a7d9daSWang Huan */ 316c8a7d9daSWang Huan #define CONFIG_TSEC_ENET 317c8a7d9daSWang Huan 318c8a7d9daSWang Huan #ifdef CONFIG_TSEC_ENET 319c8a7d9daSWang Huan #define CONFIG_MII 320c8a7d9daSWang Huan #define CONFIG_MII_DEFAULT_TSEC 1 321c8a7d9daSWang Huan #define CONFIG_TSEC1 1 322c8a7d9daSWang Huan #define CONFIG_TSEC1_NAME "eTSEC1" 323c8a7d9daSWang Huan #define CONFIG_TSEC2 1 324c8a7d9daSWang Huan #define CONFIG_TSEC2_NAME "eTSEC2" 325c8a7d9daSWang Huan #define CONFIG_TSEC3 1 326c8a7d9daSWang Huan #define CONFIG_TSEC3_NAME "eTSEC3" 327c8a7d9daSWang Huan 328c8a7d9daSWang Huan #define TSEC1_PHY_ADDR 2 329c8a7d9daSWang Huan #define TSEC2_PHY_ADDR 0 330c8a7d9daSWang Huan #define TSEC3_PHY_ADDR 1 331c8a7d9daSWang Huan 332c8a7d9daSWang Huan #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 333c8a7d9daSWang Huan #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 334c8a7d9daSWang Huan #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 335c8a7d9daSWang Huan 336c8a7d9daSWang Huan #define TSEC1_PHYIDX 0 337c8a7d9daSWang Huan #define TSEC2_PHYIDX 0 338c8a7d9daSWang Huan #define TSEC3_PHYIDX 0 339c8a7d9daSWang Huan 340c8a7d9daSWang Huan #define CONFIG_ETHPRIME "eTSEC1" 341c8a7d9daSWang Huan 342c8a7d9daSWang Huan #define CONFIG_PHY_GIGE 343c8a7d9daSWang Huan #define CONFIG_PHYLIB 344c8a7d9daSWang Huan #define CONFIG_PHY_ATHEROS 345c8a7d9daSWang Huan 346c8a7d9daSWang Huan #define CONFIG_HAS_ETH0 347c8a7d9daSWang Huan #define CONFIG_HAS_ETH1 348c8a7d9daSWang Huan #define CONFIG_HAS_ETH2 349c8a7d9daSWang Huan #endif 350c8a7d9daSWang Huan 351da419027SMinghuan Lian /* PCIe */ 352b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 353b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 354da419027SMinghuan Lian 355180b8688SMinghuan Lian #ifdef CONFIG_PCI 356180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW 357180b8688SMinghuan Lian #define CONFIG_CMD_PCI 358180b8688SMinghuan Lian #endif 359180b8688SMinghuan Lian 360c8a7d9daSWang Huan #define CONFIG_CMDLINE_TAG 361c8a7d9daSWang Huan #define CONFIG_CMDLINE_EDITING 3628415bb68SAlison Wang 3631a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN 364435acd83SMingkai Hu #define CONFIG_LAYERSCAPE_NS_ACCESS 3651a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR 0x01ee0200 366e4916e85SAndre Przywara #define COUNTER_FREQUENCY 12500000 3671a2826f6SXiubo Li 368c8a7d9daSWang Huan #define CONFIG_HWCONFIG 36903c22449SZhuoyu Zhang #define HWCONFIG_BUFFER_SIZE 256 37003c22449SZhuoyu Zhang 37103c22449SZhuoyu Zhang #define CONFIG_FSL_DEVICE_DISABLE 372c8a7d9daSWang Huan 373c8a7d9daSWang Huan 37455d53ab4SAlison Wang #ifdef CONFIG_LPUART 37555d53ab4SAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 37655d53ab4SAlison Wang "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ 3777ff7166cSAlison Wang "initrd_high=0xffffffff\0" \ 3787ff7166cSAlison Wang "fdt_high=0xffffffff\0" 37955d53ab4SAlison Wang #else 380c8a7d9daSWang Huan #define CONFIG_EXTRA_ENV_SETTINGS \ 381c8a7d9daSWang Huan "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 3827ff7166cSAlison Wang "initrd_high=0xffffffff\0" \ 3837ff7166cSAlison Wang "fdt_high=0xffffffff\0" 38455d53ab4SAlison Wang #endif 385c8a7d9daSWang Huan 386c8a7d9daSWang Huan /* 387c8a7d9daSWang Huan * Miscellaneous configurable options 388c8a7d9daSWang Huan */ 389c8a7d9daSWang Huan #define CONFIG_SYS_LONGHELP /* undef to save memory */ 390c8a7d9daSWang Huan #define CONFIG_AUTO_COMPLETE 391c8a7d9daSWang Huan #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 392c8a7d9daSWang Huan #define CONFIG_SYS_PBSIZE \ 393c8a7d9daSWang Huan (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 394c8a7d9daSWang Huan #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 395c8a7d9daSWang Huan #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 396c8a7d9daSWang Huan 397c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_START 0x80000000 398c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_END 0x9fffffff 399c8a7d9daSWang Huan 400c8a7d9daSWang Huan #define CONFIG_SYS_LOAD_ADDR 0x82000000 401c8a7d9daSWang Huan 402660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID 403660673afSXiubo Li 404c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \ 405c8a7d9daSWang Huan (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 406c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_ADDR \ 407c8a7d9daSWang Huan (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 408c8a7d9daSWang Huan 4098415bb68SAlison Wang #ifdef CONFIG_SPL_BUILD 4108415bb68SAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 4118415bb68SAlison Wang #else 412c8a7d9daSWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 4138415bb68SAlison Wang #endif 414c8a7d9daSWang Huan 415713bf94fSZhao Qiang #define CONFIG_SYS_QE_FW_ADDR 0x600c0000 416eaa859e7SZhao Qiang 417c8a7d9daSWang Huan /* 418c8a7d9daSWang Huan * Environment 419c8a7d9daSWang Huan */ 420c8a7d9daSWang Huan #define CONFIG_ENV_OVERWRITE 421c8a7d9daSWang Huan 4228415bb68SAlison Wang #if defined(CONFIG_SD_BOOT) 4238415bb68SAlison Wang #define CONFIG_ENV_OFFSET 0x100000 4248415bb68SAlison Wang #define CONFIG_ENV_IS_IN_MMC 4258415bb68SAlison Wang #define CONFIG_SYS_MMC_ENV_DEV 0 4268415bb68SAlison Wang #define CONFIG_ENV_SIZE 0x20000 427d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT) 428d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH 429d612f0abSAlison Wang #define CONFIG_ENV_SIZE 0x2000 430d612f0abSAlison Wang #define CONFIG_ENV_OFFSET 0x100000 431d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE 0x10000 4328415bb68SAlison Wang #else 433c8a7d9daSWang Huan #define CONFIG_ENV_IS_IN_FLASH 434c8a7d9daSWang Huan #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 435c8a7d9daSWang Huan #define CONFIG_ENV_SIZE 0x20000 436c8a7d9daSWang Huan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 4378415bb68SAlison Wang #endif 438c8a7d9daSWang Huan 4394ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R 4404ba4a095SRuchika Gupta 4414ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 442ef6c55a2SAneesh Bansal #ifdef CONFIG_FSL_CAAM 4434ba4a095SRuchika Gupta #define CONFIG_CMD_HASH 4444ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL 445ef6c55a2SAneesh Bansal #endif 446ef6c55a2SAneesh Bansal 447ef6c55a2SAneesh Bansal #include <asm/fsl_secure_boot.h> 448cc7b8b9aSAlison Wang #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 4494ba4a095SRuchika Gupta 450c8a7d9daSWang Huan #endif 451