xref: /rk3399_rockchip-uboot/include/configs/ls1021atwr.h (revision a88cc3bd90b05420a84ee360efa1133652dcac5c)
1c8a7d9daSWang Huan /*
2c8a7d9daSWang Huan  * Copyright 2014 Freescale Semiconductor, Inc.
3c8a7d9daSWang Huan  *
4c8a7d9daSWang Huan  * SPDX-License-Identifier:	GPL-2.0+
5c8a7d9daSWang Huan  */
6c8a7d9daSWang Huan 
7c8a7d9daSWang Huan #ifndef __CONFIG_H
8c8a7d9daSWang Huan #define __CONFIG_H
9c8a7d9daSWang Huan 
10c8a7d9daSWang Huan #include <config_cmd_default.h>
11c8a7d9daSWang Huan 
12c8a7d9daSWang Huan #define CONFIG_LS102XA
13c8a7d9daSWang Huan 
14c8a7d9daSWang Huan #define CONFIG_SYS_GENERIC_BOARD
15c8a7d9daSWang Huan 
16c8a7d9daSWang Huan #define CONFIG_DISPLAY_CPUINFO
17c8a7d9daSWang Huan #define CONFIG_DISPLAY_BOARDINFO
18c8a7d9daSWang Huan 
19c8a7d9daSWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT
20c8a7d9daSWang Huan #define CONFIG_BOARD_EARLY_INIT_F
21c8a7d9daSWang Huan 
22c8a7d9daSWang Huan /*
23c8a7d9daSWang Huan  * Size of malloc() pool
24c8a7d9daSWang Huan  */
25c8a7d9daSWang Huan #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 16 * 1024 * 1024)
26c8a7d9daSWang Huan 
27c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_ADDR	OCRAM_BASE_ADDR
28c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_SIZE	OCRAM_SIZE
29c8a7d9daSWang Huan 
30c8a7d9daSWang Huan /*
31c8a7d9daSWang Huan  * Generic Timer Definitions
32c8a7d9daSWang Huan  */
33c8a7d9daSWang Huan #define GENERIC_TIMER_CLK		12500000
34c8a7d9daSWang Huan 
35c8a7d9daSWang Huan #define CONFIG_SYS_CLK_FREQ		100000000
36c8a7d9daSWang Huan #define CONFIG_DDR_CLK_FREQ		100000000
37c8a7d9daSWang Huan 
38*a88cc3bdSYork Sun #define DDR_SDRAM_CFG			0x470c0008
39*a88cc3bdSYork Sun #define DDR_CS0_BNDS			0x008000bf
40*a88cc3bdSYork Sun #define DDR_CS0_CONFIG			0x80014302
41*a88cc3bdSYork Sun #define DDR_TIMING_CFG_0		0x50550004
42*a88cc3bdSYork Sun #define DDR_TIMING_CFG_1		0xbcb38c56
43*a88cc3bdSYork Sun #define DDR_TIMING_CFG_2		0x0040d120
44*a88cc3bdSYork Sun #define DDR_TIMING_CFG_3		0x010e1000
45*a88cc3bdSYork Sun #define DDR_TIMING_CFG_4		0x00000001
46*a88cc3bdSYork Sun #define DDR_TIMING_CFG_5		0x03401400
47*a88cc3bdSYork Sun #define DDR_SDRAM_CFG_2			0x00401010
48*a88cc3bdSYork Sun #define DDR_SDRAM_MODE			0x00061c60
49*a88cc3bdSYork Sun #define DDR_SDRAM_MODE_2		0x00180000
50*a88cc3bdSYork Sun #define DDR_SDRAM_INTERVAL		0x18600618
51*a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL		0x8655f605
52*a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_2		0x05060607
53*a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_3		0x05050505
54*a88cc3bdSYork Sun #define DDR_DDR_CDR1			0x80040000
55*a88cc3bdSYork Sun #define DDR_DDR_CDR2			0x00000001
56*a88cc3bdSYork Sun #define DDR_SDRAM_CLK_CNTL		0x02000000
57*a88cc3bdSYork Sun #define DDR_DDR_ZQ_CNTL			0x89080600
58*a88cc3bdSYork Sun #define DDR_CS0_CONFIG_2		0
59*a88cc3bdSYork Sun #define DDR_SDRAM_CFG_MEM_EN		0x80000000
60*a88cc3bdSYork Sun 
618415bb68SAlison Wang #ifdef CONFIG_RAMBOOT_PBL
628415bb68SAlison Wang #define CONFIG_SYS_FSL_PBL_PBI	board/freescale/ls1021atwr/ls102xa_pbi.cfg
638415bb68SAlison Wang #endif
648415bb68SAlison Wang 
658415bb68SAlison Wang #ifdef CONFIG_SD_BOOT
668415bb68SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW	board/freescale/ls1021atwr/ls102xa_rcw_sd.cfg
678415bb68SAlison Wang #define CONFIG_SPL_FRAMEWORK
688415bb68SAlison Wang #define CONFIG_SPL_LDSCRIPT	"arch/$(ARCH)/cpu/u-boot-spl.lds"
698415bb68SAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT
708415bb68SAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT
718415bb68SAlison Wang #define CONFIG_SPL_ENV_SUPPORT
728415bb68SAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
738415bb68SAlison Wang #define CONFIG_SPL_I2C_SUPPORT
748415bb68SAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT
758415bb68SAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT
768415bb68SAlison Wang #define CONFIG_SPL_MMC_SUPPORT
778415bb68SAlison Wang #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR		0xe8
788415bb68SAlison Wang #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS		0x400
798415bb68SAlison Wang 
808415bb68SAlison Wang #define CONFIG_SPL_TEXT_BASE		0x10000000
818415bb68SAlison Wang #define CONFIG_SPL_MAX_SIZE		0x1a000
828415bb68SAlison Wang #define CONFIG_SPL_STACK		0x1001d000
838415bb68SAlison Wang #define CONFIG_SPL_PAD_TO		0x1c000
848415bb68SAlison Wang #define CONFIG_SYS_TEXT_BASE		0x82000000
858415bb68SAlison Wang 
868415bb68SAlison Wang #define CONFIG_SYS_SPL_MALLOC_START	0x80200000
878415bb68SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
888415bb68SAlison Wang #define CONFIG_SPL_BSS_START_ADDR	0x80100000
898415bb68SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
908415bb68SAlison Wang #define CONFIG_SYS_MONITOR_LEN		0x80000
918415bb68SAlison Wang #endif
928415bb68SAlison Wang 
93d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT
94d612f0abSAlison Wang #define CONFIG_SYS_TEXT_BASE		0x40010000
95d612f0abSAlison Wang #define CONFIG_SYS_NO_FLASH
96d612f0abSAlison Wang #endif
97d612f0abSAlison Wang 
98c8a7d9daSWang Huan #ifndef CONFIG_SYS_TEXT_BASE
991c69a51cSAlison Wang #define CONFIG_SYS_TEXT_BASE		0x60100000
100c8a7d9daSWang Huan #endif
101c8a7d9daSWang Huan 
102c8a7d9daSWang Huan #define CONFIG_NR_DRAM_BANKS		1
103c8a7d9daSWang Huan #define PHYS_SDRAM			0x80000000
104c8a7d9daSWang Huan #define PHYS_SDRAM_SIZE			(1u * 1024 * 1024 * 1024)
105c8a7d9daSWang Huan 
106c8a7d9daSWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE      0x80000000UL
107c8a7d9daSWang Huan #define CONFIG_SYS_SDRAM_BASE          CONFIG_SYS_DDR_SDRAM_BASE
108c8a7d9daSWang Huan 
109c8a7d9daSWang Huan #define CONFIG_SYS_HAS_SERDES
110c8a7d9daSWang Huan 
1114ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable CAAM */
1124ba4a095SRuchika Gupta 
1134c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
1144c59ab9cSAlison Wang 	!defined(CONFIG_QSPI_BOOT)
115eaa859e7SZhao Qiang #define CONFIG_U_QE
116eaa859e7SZhao Qiang #endif
117eaa859e7SZhao Qiang 
118c8a7d9daSWang Huan /*
119c8a7d9daSWang Huan  * IFC Definitions
120c8a7d9daSWang Huan  */
121d612f0abSAlison Wang #ifndef CONFIG_QSPI_BOOT
122c8a7d9daSWang Huan #define CONFIG_FSL_IFC
123c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE		0x60000000
124c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
125c8a7d9daSWang Huan 
126c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT	(0x0)
127c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
128c8a7d9daSWang Huan 				CSPR_PORT_SIZE_16 | \
129c8a7d9daSWang Huan 				CSPR_MSEL_NOR | \
130c8a7d9daSWang Huan 				CSPR_V)
131c8a7d9daSWang Huan #define CONFIG_SYS_NOR_AMASK		IFC_AMASK(128 * 1024 * 1024)
132c8a7d9daSWang Huan 
133c8a7d9daSWang Huan /* NOR Flash Timing Params */
134c8a7d9daSWang Huan #define CONFIG_SYS_NOR_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
135c8a7d9daSWang Huan 					CSOR_NOR_TRHZ_80)
136c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM0		(FTIM0_NOR_TACSE(0x4) | \
137c8a7d9daSWang Huan 					FTIM0_NOR_TEADC(0x5) | \
138c8a7d9daSWang Huan 					FTIM0_NOR_TAVDS(0x0) | \
139c8a7d9daSWang Huan 					FTIM0_NOR_TEAHC(0x5))
140c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM1		(FTIM1_NOR_TACO(0x35) | \
141c8a7d9daSWang Huan 					FTIM1_NOR_TRAD_NOR(0x1A) | \
142c8a7d9daSWang Huan 					FTIM1_NOR_TSEQRAD_NOR(0x13))
143c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM2		(FTIM2_NOR_TCS(0x4) | \
144c8a7d9daSWang Huan 					FTIM2_NOR_TCH(0x4) | \
145c8a7d9daSWang Huan 					FTIM2_NOR_TWP(0x1c) | \
146c8a7d9daSWang Huan 					FTIM2_NOR_TWPH(0x0e))
147c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM3		0
148c8a7d9daSWang Huan 
149c8a7d9daSWang Huan #define CONFIG_FLASH_CFI_DRIVER
150c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_CFI
151c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
152c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST
153c8a7d9daSWang Huan #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
154c8a7d9daSWang Huan 
155c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
156c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
157c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
158c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
159c8a7d9daSWang Huan 
160c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO
161c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE_PHYS }
162c8a7d9daSWang Huan 
163c8a7d9daSWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
164272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA
165d612f0abSAlison Wang #endif
166c8a7d9daSWang Huan 
167c8a7d9daSWang Huan /* CPLD */
168c8a7d9daSWang Huan 
169c8a7d9daSWang Huan #define CONFIG_SYS_CPLD_BASE	0x7fb00000
170c8a7d9daSWang Huan #define CPLD_BASE_PHYS		CONFIG_SYS_CPLD_BASE
171c8a7d9daSWang Huan 
172c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
173c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR		(CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
174c8a7d9daSWang Huan 					CSPR_PORT_SIZE_8 | \
175c8a7d9daSWang Huan 					CSPR_MSEL_GPCM | \
176c8a7d9daSWang Huan 					CSPR_V)
177c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_AMASK		IFC_AMASK(64 * 1024)
178c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
179c8a7d9daSWang Huan 					CSOR_NOR_NOR_MODE_AVD_NOR | \
180c8a7d9daSWang Huan 					CSOR_NOR_TRHZ_80)
181c8a7d9daSWang Huan 
182c8a7d9daSWang Huan /* CPLD Timing parameters for IFC GPCM */
183c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM0		(FTIM0_GPCM_TACSE(0xf) | \
184c8a7d9daSWang Huan 					FTIM0_GPCM_TEADC(0xf) | \
185c8a7d9daSWang Huan 					FTIM0_GPCM_TEAHC(0xf))
186c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
187c8a7d9daSWang Huan 					FTIM1_GPCM_TRAD(0x3f))
188c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM2		(FTIM2_GPCM_TCS(0xf) | \
189c8a7d9daSWang Huan 					FTIM2_GPCM_TCH(0xf) | \
190c8a7d9daSWang Huan 					FTIM2_GPCM_TWP(0xff))
191c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM3           0x0
192c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
193c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
194c8a7d9daSWang Huan #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
195c8a7d9daSWang Huan #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
196c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
197c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
198c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
199c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
200c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_FPGA_CSPR_EXT
201c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1		CONFIG_SYS_FPGA_CSPR
202c8a7d9daSWang Huan #define CONFIG_SYS_AMASK1		CONFIG_SYS_FPGA_AMASK
203c8a7d9daSWang Huan #define CONFIG_SYS_CSOR1		CONFIG_SYS_FPGA_CSOR
204c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_FPGA_FTIM0
205c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_FPGA_FTIM1
206c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_FPGA_FTIM2
207c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_FPGA_FTIM3
208c8a7d9daSWang Huan 
209c8a7d9daSWang Huan /*
210c8a7d9daSWang Huan  * Serial Port
211c8a7d9daSWang Huan  */
21255d53ab4SAlison Wang #ifdef CONFIG_LPUART
21355d53ab4SAlison Wang #define CONFIG_FSL_LPUART
21455d53ab4SAlison Wang #define CONFIG_LPUART_32B_REG
21555d53ab4SAlison Wang #else
216c8a7d9daSWang Huan #define CONFIG_CONS_INDEX		1
217c8a7d9daSWang Huan #define CONFIG_SYS_NS16550
218c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_SERIAL
219c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_REG_SIZE	1
220c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_CLK		get_serial_clock()
22155d53ab4SAlison Wang #endif
222c8a7d9daSWang Huan 
223c8a7d9daSWang Huan #define CONFIG_BAUDRATE			115200
224c8a7d9daSWang Huan 
225c8a7d9daSWang Huan /*
226c8a7d9daSWang Huan  * I2C
227c8a7d9daSWang Huan  */
228c8a7d9daSWang Huan #define CONFIG_CMD_I2C
229c8a7d9daSWang Huan #define CONFIG_SYS_I2C
230c8a7d9daSWang Huan #define CONFIG_SYS_I2C_MXC
231f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
232c8a7d9daSWang Huan 
2335175a288SAlison Wang /* EEPROM */
2345175a288SAlison Wang #ifndef CONFIG_SD_BOOT
2355175a288SAlison Wang #define CONFIG_ID_EEPROM
2365175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_NXID
2375175a288SAlison Wang #define CONFIG_SYS_EEPROM_BUS_NUM		1
2385175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR		0x53
2395175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
2405175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	3
2415175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	5
2425175a288SAlison Wang #endif
2435175a288SAlison Wang 
244c8a7d9daSWang Huan /*
245c8a7d9daSWang Huan  * MMC
246c8a7d9daSWang Huan  */
247c8a7d9daSWang Huan #define CONFIG_MMC
248c8a7d9daSWang Huan #define CONFIG_CMD_MMC
249c8a7d9daSWang Huan #define CONFIG_FSL_ESDHC
250c8a7d9daSWang Huan #define CONFIG_GENERIC_MMC
251c8a7d9daSWang Huan 
2528251ed23SAlison Wang #define CONFIG_CMD_FAT
2538251ed23SAlison Wang #define CONFIG_DOS_PARTITION
2548251ed23SAlison Wang 
255d612f0abSAlison Wang /* QSPI */
256d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT
257d612f0abSAlison Wang #define CONFIG_FSL_QSPI
258d612f0abSAlison Wang #define QSPI0_AMBA_BASE			0x40000000
259d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE		(1 << 24)
260d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM		2
261d612f0abSAlison Wang 
262d612f0abSAlison Wang #define CONFIG_CMD_SF
263d612f0abSAlison Wang #define CONFIG_SPI_FLASH
264d612f0abSAlison Wang #define CONFIG_SPI_FLASH_STMICRO
265d612f0abSAlison Wang #endif
266d612f0abSAlison Wang 
267c8a7d9daSWang Huan /*
268b4ecc8c6SWang Huan  * Video
269b4ecc8c6SWang Huan  */
270b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_FB
271b4ecc8c6SWang Huan 
272b4ecc8c6SWang Huan #ifdef CONFIG_FSL_DCU_FB
273b4ecc8c6SWang Huan #define CONFIG_VIDEO
274b4ecc8c6SWang Huan #define CONFIG_CMD_BMP
275b4ecc8c6SWang Huan #define CONFIG_CFB_CONSOLE
276b4ecc8c6SWang Huan #define CONFIG_VGA_AS_SINGLE_DEVICE
277b4ecc8c6SWang Huan #define CONFIG_VIDEO_LOGO
278b4ecc8c6SWang Huan #define CONFIG_VIDEO_BMP_LOGO
279b4ecc8c6SWang Huan 
280b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_SII9022A
281b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_BUS_NUM	1
282b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_ADDR		0x39
283b4ecc8c6SWang Huan #endif
284b4ecc8c6SWang Huan 
285b4ecc8c6SWang Huan /*
286c8a7d9daSWang Huan  * eTSEC
287c8a7d9daSWang Huan  */
288c8a7d9daSWang Huan #define CONFIG_TSEC_ENET
289c8a7d9daSWang Huan 
290c8a7d9daSWang Huan #ifdef CONFIG_TSEC_ENET
291c8a7d9daSWang Huan #define CONFIG_MII
292c8a7d9daSWang Huan #define CONFIG_MII_DEFAULT_TSEC		1
293c8a7d9daSWang Huan #define CONFIG_TSEC1			1
294c8a7d9daSWang Huan #define CONFIG_TSEC1_NAME		"eTSEC1"
295c8a7d9daSWang Huan #define CONFIG_TSEC2			1
296c8a7d9daSWang Huan #define CONFIG_TSEC2_NAME		"eTSEC2"
297c8a7d9daSWang Huan #define CONFIG_TSEC3			1
298c8a7d9daSWang Huan #define CONFIG_TSEC3_NAME		"eTSEC3"
299c8a7d9daSWang Huan 
300c8a7d9daSWang Huan #define TSEC1_PHY_ADDR			2
301c8a7d9daSWang Huan #define TSEC2_PHY_ADDR			0
302c8a7d9daSWang Huan #define TSEC3_PHY_ADDR			1
303c8a7d9daSWang Huan 
304c8a7d9daSWang Huan #define TSEC1_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
305c8a7d9daSWang Huan #define TSEC2_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
306c8a7d9daSWang Huan #define TSEC3_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
307c8a7d9daSWang Huan 
308c8a7d9daSWang Huan #define TSEC1_PHYIDX			0
309c8a7d9daSWang Huan #define TSEC2_PHYIDX			0
310c8a7d9daSWang Huan #define TSEC3_PHYIDX			0
311c8a7d9daSWang Huan 
312c8a7d9daSWang Huan #define CONFIG_ETHPRIME			"eTSEC1"
313c8a7d9daSWang Huan 
314c8a7d9daSWang Huan #define CONFIG_PHY_GIGE
315c8a7d9daSWang Huan #define CONFIG_PHYLIB
316c8a7d9daSWang Huan #define CONFIG_PHY_ATHEROS
317c8a7d9daSWang Huan 
318c8a7d9daSWang Huan #define CONFIG_HAS_ETH0
319c8a7d9daSWang Huan #define CONFIG_HAS_ETH1
320c8a7d9daSWang Huan #define CONFIG_HAS_ETH2
321c8a7d9daSWang Huan #endif
322c8a7d9daSWang Huan 
323da419027SMinghuan Lian /* PCIe */
324da419027SMinghuan Lian #define CONFIG_PCI		/* Enable PCI/PCIE */
325da419027SMinghuan Lian #define CONFIG_PCIE1		/* PCIE controler 1 */
326da419027SMinghuan Lian #define CONFIG_PCIE2		/* PCIE controler 2 */
327da419027SMinghuan Lian #define CONFIG_PCIE_LAYERSCAPE	/* Use common FSL Layerscape PCIe code */
328da419027SMinghuan Lian #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
329da419027SMinghuan Lian 
330180b8688SMinghuan Lian #define CONFIG_SYS_PCI_64BIT
331180b8688SMinghuan Lian 
332180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF	0x00000000
333180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_SIZE	0x00001000	/* 4k */
334180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF	0x00001000
335180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_SIZE	0x00001000	/* 4k */
336180b8688SMinghuan Lian 
337180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_BUS		0x00000000
338180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_PHYS_OFF	0x00010000
339180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_SIZE		0x00010000	/* 64k */
340180b8688SMinghuan Lian 
341180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_BUS		0x08000000
342180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_PHYS_OFF	0x04000000
343180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_SIZE	0x08000000	/* 128M */
344180b8688SMinghuan Lian 
345180b8688SMinghuan Lian #ifdef CONFIG_PCI
346180b8688SMinghuan Lian #define CONFIG_NET_MULTI
347180b8688SMinghuan Lian #define CONFIG_PCI_PNP
348180b8688SMinghuan Lian #define CONFIG_E1000
349180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW
350180b8688SMinghuan Lian #define CONFIG_CMD_PCI
351180b8688SMinghuan Lian #define CONFIG_CMD_NET
352180b8688SMinghuan Lian #endif
353180b8688SMinghuan Lian 
354c8a7d9daSWang Huan #define CONFIG_CMD_PING
355c8a7d9daSWang Huan #define CONFIG_CMD_DHCP
356c8a7d9daSWang Huan #define CONFIG_CMD_MII
357c8a7d9daSWang Huan #define CONFIG_CMD_NET
358c8a7d9daSWang Huan 
359c8a7d9daSWang Huan #define CONFIG_CMDLINE_TAG
360c8a7d9daSWang Huan #define CONFIG_CMDLINE_EDITING
3618415bb68SAlison Wang 
362d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT
363d612f0abSAlison Wang #undef CONFIG_CMD_IMLS
364d612f0abSAlison Wang #else
365c8a7d9daSWang Huan #define CONFIG_CMD_IMLS
366d612f0abSAlison Wang #endif
367c8a7d9daSWang Huan 
3681a2826f6SXiubo Li #define CONFIG_ARMV7_NONSEC
3691a2826f6SXiubo Li #define CONFIG_ARMV7_VIRT
3701a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN
371e87f3b30SXiubo Li #define CONFIG_LS102XA_NS_ACCESS
3721a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR		0x01ee0200
3731a2826f6SXiubo Li #define CONFIG_TIMER_CLK_FREQ		12500000
3741a2826f6SXiubo Li #define CONFIG_ARMV7_SECURE_BASE	OCRAM_BASE_S_ADDR
3751a2826f6SXiubo Li 
376c8a7d9daSWang Huan #define CONFIG_HWCONFIG
377c8a7d9daSWang Huan #define HWCONFIG_BUFFER_SIZE		128
378c8a7d9daSWang Huan 
379c8a7d9daSWang Huan #define CONFIG_BOOTDELAY		3
380c8a7d9daSWang Huan 
38155d53ab4SAlison Wang #ifdef CONFIG_LPUART
38255d53ab4SAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS       \
38355d53ab4SAlison Wang 	"bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
38455d53ab4SAlison Wang 	"initrd_high=0xcfffffff\0"      \
38555d53ab4SAlison Wang 	"fdt_high=0xcfffffff\0"
38655d53ab4SAlison Wang #else
387c8a7d9daSWang Huan #define CONFIG_EXTRA_ENV_SETTINGS	\
388c8a7d9daSWang Huan 	"bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
389c8a7d9daSWang Huan 	"initrd_high=0xcfffffff\0"      \
390c8a7d9daSWang Huan 	"fdt_high=0xcfffffff\0"
39155d53ab4SAlison Wang #endif
392c8a7d9daSWang Huan 
393c8a7d9daSWang Huan /*
394c8a7d9daSWang Huan  * Miscellaneous configurable options
395c8a7d9daSWang Huan  */
396c8a7d9daSWang Huan #define CONFIG_SYS_LONGHELP		/* undef to save memory */
397c8a7d9daSWang Huan #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
398c8a7d9daSWang Huan #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
399c8a7d9daSWang Huan #define CONFIG_AUTO_COMPLETE
400c8a7d9daSWang Huan #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
401c8a7d9daSWang Huan #define CONFIG_SYS_PBSIZE		\
402c8a7d9daSWang Huan 		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
403c8a7d9daSWang Huan #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
404c8a7d9daSWang Huan #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
405c8a7d9daSWang Huan 
406c8a7d9daSWang Huan #define CONFIG_CMD_ENV_EXISTS
407c8a7d9daSWang Huan #define CONFIG_CMD_GREPENV
408c8a7d9daSWang Huan #define CONFIG_CMD_MEMINFO
409c8a7d9daSWang Huan #define CONFIG_CMD_MEMTEST
410c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_START	0x80000000
411c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_END		0x9fffffff
412c8a7d9daSWang Huan 
413c8a7d9daSWang Huan #define CONFIG_SYS_LOAD_ADDR		0x82000000
414c8a7d9daSWang Huan 
415660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID
416660673afSXiubo Li 
417c8a7d9daSWang Huan /*
418c8a7d9daSWang Huan  * Stack sizes
419c8a7d9daSWang Huan  * The stack sizes are set up in start.S using the settings below
420c8a7d9daSWang Huan  */
421c8a7d9daSWang Huan #define CONFIG_STACKSIZE		(30 * 1024)
422c8a7d9daSWang Huan 
423c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \
424c8a7d9daSWang Huan 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
425c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_ADDR \
426c8a7d9daSWang Huan 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
427c8a7d9daSWang Huan 
4288415bb68SAlison Wang #ifdef CONFIG_SPL_BUILD
4298415bb68SAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
4308415bb68SAlison Wang #else
431c8a7d9daSWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
4328415bb68SAlison Wang #endif
433c8a7d9daSWang Huan 
434eaa859e7SZhao Qiang #define CONFIG_SYS_QE_FW_ADDR     0x67f40000
435eaa859e7SZhao Qiang 
436c8a7d9daSWang Huan /*
437c8a7d9daSWang Huan  * Environment
438c8a7d9daSWang Huan  */
439c8a7d9daSWang Huan #define CONFIG_ENV_OVERWRITE
440c8a7d9daSWang Huan 
4418415bb68SAlison Wang #if defined(CONFIG_SD_BOOT)
4428415bb68SAlison Wang #define CONFIG_ENV_OFFSET		0x100000
4438415bb68SAlison Wang #define CONFIG_ENV_IS_IN_MMC
4448415bb68SAlison Wang #define CONFIG_SYS_MMC_ENV_DEV		0
4458415bb68SAlison Wang #define CONFIG_ENV_SIZE			0x20000
446d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT)
447d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH
448d612f0abSAlison Wang #define CONFIG_ENV_SIZE			0x2000
449d612f0abSAlison Wang #define CONFIG_ENV_OFFSET		0x100000
450d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE		0x10000
4518415bb68SAlison Wang #else
452c8a7d9daSWang Huan #define CONFIG_ENV_IS_IN_FLASH
453c8a7d9daSWang Huan #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
454c8a7d9daSWang Huan #define CONFIG_ENV_SIZE			0x20000
455c8a7d9daSWang Huan #define CONFIG_ENV_SECT_SIZE		0x20000 /* 128K (one sector) */
4568415bb68SAlison Wang #endif
457c8a7d9daSWang Huan 
458c8a7d9daSWang Huan #define CONFIG_OF_LIBFDT
459c8a7d9daSWang Huan #define CONFIG_OF_BOARD_SETUP
460c8a7d9daSWang Huan #define CONFIG_CMD_BOOTZ
461c8a7d9daSWang Huan 
4624ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R
4634ba4a095SRuchika Gupta 
4644ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
4654ba4a095SRuchika Gupta #define CONFIG_CMD_HASH
4664ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL
4674ba4a095SRuchika Gupta 
468ba474020SRuchika Gupta #ifdef CONFIG_SECURE_BOOT
469ba474020SRuchika Gupta #define CONFIG_CMD_BLOB
470ba474020SRuchika Gupta #endif
471ba474020SRuchika Gupta 
472c8a7d9daSWang Huan #endif
473