1c8a7d9daSWang Huan /* 2c8a7d9daSWang Huan * Copyright 2014 Freescale Semiconductor, Inc. 3c8a7d9daSWang Huan * 4c8a7d9daSWang Huan * SPDX-License-Identifier: GPL-2.0+ 5c8a7d9daSWang Huan */ 6c8a7d9daSWang Huan 7c8a7d9daSWang Huan #ifndef __CONFIG_H 8c8a7d9daSWang Huan #define __CONFIG_H 9c8a7d9daSWang Huan 10c8a7d9daSWang Huan #define CONFIG_LS102XA 11c8a7d9daSWang Huan 12aeb901f2SHongbo Zhang #define CONFIG_ARMV7_PSCI_1_0 13340848b1SWang Dongsheng 143288628aSHongbo Zhang #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR 153288628aSHongbo Zhang 1618fb0e3cSGong Qianyu #define CONFIG_SYS_FSL_CLK 17c8a7d9daSWang Huan 18c8a7d9daSWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT 1999e1bd42STang Yuantian #define CONFIG_DEEP_SLEEP 20c8a7d9daSWang Huan 21c8a7d9daSWang Huan /* 22c8a7d9daSWang Huan * Size of malloc() pool 23c8a7d9daSWang Huan */ 24c8a7d9daSWang Huan #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 25c8a7d9daSWang Huan 26c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 27c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 28c8a7d9daSWang Huan 29c8a7d9daSWang Huan /* 3010a28644SRamneek Mehresh * USB 3110a28644SRamneek Mehresh */ 3210a28644SRamneek Mehresh 3310a28644SRamneek Mehresh /* 3410a28644SRamneek Mehresh * EHCI Support - disbaled by default as 3510a28644SRamneek Mehresh * there is no signal coming out of soc on 3610a28644SRamneek Mehresh * this board for this controller. However, 3710a28644SRamneek Mehresh * the silicon still has this controller, 3810a28644SRamneek Mehresh * and anyone can use this controller by 3910a28644SRamneek Mehresh * taking signals out on their board. 4010a28644SRamneek Mehresh */ 4110a28644SRamneek Mehresh 4210a28644SRamneek Mehresh /*#define CONFIG_HAS_FSL_DR_USB*/ 4310a28644SRamneek Mehresh 4410a28644SRamneek Mehresh #ifdef CONFIG_HAS_FSL_DR_USB 4510a28644SRamneek Mehresh #define CONFIG_USB_EHCI 4610a28644SRamneek Mehresh #define CONFIG_USB_EHCI_FSL 4710a28644SRamneek Mehresh #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 4810a28644SRamneek Mehresh #endif 4910a28644SRamneek Mehresh 5010a28644SRamneek Mehresh /* XHCI Support - enabled by default */ 5110a28644SRamneek Mehresh #define CONFIG_HAS_FSL_XHCI_USB 5210a28644SRamneek Mehresh 5310a28644SRamneek Mehresh #ifdef CONFIG_HAS_FSL_XHCI_USB 5410a28644SRamneek Mehresh #define CONFIG_USB_XHCI_FSL 5510a28644SRamneek Mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 5610a28644SRamneek Mehresh #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 5710a28644SRamneek Mehresh #endif 5810a28644SRamneek Mehresh 5910a28644SRamneek Mehresh /* 60c8a7d9daSWang Huan * Generic Timer Definitions 61c8a7d9daSWang Huan */ 62c8a7d9daSWang Huan #define GENERIC_TIMER_CLK 12500000 63c8a7d9daSWang Huan 64c8a7d9daSWang Huan #define CONFIG_SYS_CLK_FREQ 100000000 65c8a7d9daSWang Huan #define CONFIG_DDR_CLK_FREQ 100000000 66c8a7d9daSWang Huan 67a88cc3bdSYork Sun #define DDR_SDRAM_CFG 0x470c0008 68a88cc3bdSYork Sun #define DDR_CS0_BNDS 0x008000bf 69a88cc3bdSYork Sun #define DDR_CS0_CONFIG 0x80014302 70a88cc3bdSYork Sun #define DDR_TIMING_CFG_0 0x50550004 71a88cc3bdSYork Sun #define DDR_TIMING_CFG_1 0xbcb38c56 72a88cc3bdSYork Sun #define DDR_TIMING_CFG_2 0x0040d120 73a88cc3bdSYork Sun #define DDR_TIMING_CFG_3 0x010e1000 74a88cc3bdSYork Sun #define DDR_TIMING_CFG_4 0x00000001 75a88cc3bdSYork Sun #define DDR_TIMING_CFG_5 0x03401400 76a88cc3bdSYork Sun #define DDR_SDRAM_CFG_2 0x00401010 77a88cc3bdSYork Sun #define DDR_SDRAM_MODE 0x00061c60 78a88cc3bdSYork Sun #define DDR_SDRAM_MODE_2 0x00180000 79a88cc3bdSYork Sun #define DDR_SDRAM_INTERVAL 0x18600618 80a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL 0x8655f605 81a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_2 0x05060607 82a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_3 0x05050505 83a88cc3bdSYork Sun #define DDR_DDR_CDR1 0x80040000 84a88cc3bdSYork Sun #define DDR_DDR_CDR2 0x00000001 85a88cc3bdSYork Sun #define DDR_SDRAM_CLK_CNTL 0x02000000 86a88cc3bdSYork Sun #define DDR_DDR_ZQ_CNTL 0x89080600 87a88cc3bdSYork Sun #define DDR_CS0_CONFIG_2 0 88a88cc3bdSYork Sun #define DDR_SDRAM_CFG_MEM_EN 0x80000000 8999e1bd42STang Yuantian #define SDRAM_CFG2_D_INIT 0x00000010 9099e1bd42STang Yuantian #define DDR_CDR2_VREF_TRAIN_EN 0x00000080 9199e1bd42STang Yuantian #define SDRAM_CFG2_FRC_SR 0x80000000 9299e1bd42STang Yuantian #define SDRAM_CFG_BI 0x00000001 93a88cc3bdSYork Sun 948415bb68SAlison Wang #ifdef CONFIG_RAMBOOT_PBL 958415bb68SAlison Wang #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg 968415bb68SAlison Wang #endif 978415bb68SAlison Wang 988415bb68SAlison Wang #ifdef CONFIG_SD_BOOT 99947cee11SAlison Wang #ifdef CONFIG_SD_BOOT_QSPI 100947cee11SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW \ 101947cee11SAlison Wang board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg 102947cee11SAlison Wang #else 103947cee11SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW \ 104947cee11SAlison Wang board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg 105947cee11SAlison Wang #endif 1068415bb68SAlison Wang #define CONFIG_SPL_FRAMEWORK 1078415bb68SAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 108e7e720c2SSumit Garg 109e7e720c2SSumit Garg #ifdef CONFIG_SECURE_BOOT 110e7e720c2SSumit Garg /* 111e7e720c2SSumit Garg * HDR would be appended at end of image and copied to DDR along 112e7e720c2SSumit Garg * with U-Boot image. 113e7e720c2SSumit Garg */ 114693d4c9fSSemen Protsenko #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) 115e7e720c2SSumit Garg #endif /* ifdef CONFIG_SECURE_BOOT */ 1168415bb68SAlison Wang 1178415bb68SAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 1188415bb68SAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 1198415bb68SAlison Wang #define CONFIG_SPL_STACK 0x1001d000 1208415bb68SAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 1218415bb68SAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 1228415bb68SAlison Wang 12399e1bd42STang Yuantian #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 12499e1bd42STang Yuantian CONFIG_SYS_MONITOR_LEN) 1258415bb68SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 1268415bb68SAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 1278415bb68SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 128e7e720c2SSumit Garg 129e7e720c2SSumit Garg #ifdef CONFIG_U_BOOT_HDR_SIZE 130e7e720c2SSumit Garg /* 131e7e720c2SSumit Garg * HDR would be appended at end of image and copied to DDR along 132e7e720c2SSumit Garg * with U-Boot image. Here u-boot max. size is 512K. So if binary 133e7e720c2SSumit Garg * size increases then increase this size in case of secure boot as 134e7e720c2SSumit Garg * it uses raw u-boot image instead of fit image. 135e7e720c2SSumit Garg */ 136*9b6639faSVinitha Pillai #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) 137e7e720c2SSumit Garg #else 138*9b6639faSVinitha Pillai #define CONFIG_SYS_MONITOR_LEN 0x100000 139e7e720c2SSumit Garg #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */ 1408415bb68SAlison Wang #endif 1418415bb68SAlison Wang 142d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 143d612f0abSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x40010000 144947cee11SAlison Wang #endif 145947cee11SAlison Wang 146c8a7d9daSWang Huan #ifndef CONFIG_SYS_TEXT_BASE 1471c69a51cSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x60100000 148c8a7d9daSWang Huan #endif 149c8a7d9daSWang Huan 150c8a7d9daSWang Huan #define CONFIG_NR_DRAM_BANKS 1 151c8a7d9daSWang Huan #define PHYS_SDRAM 0x80000000 152c8a7d9daSWang Huan #define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024) 153c8a7d9daSWang Huan 154c8a7d9daSWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 155c8a7d9daSWang Huan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 156c8a7d9daSWang Huan 1574c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \ 1584c59ab9cSAlison Wang !defined(CONFIG_QSPI_BOOT) 159eaa859e7SZhao Qiang #define CONFIG_U_QE 160eaa859e7SZhao Qiang #endif 161eaa859e7SZhao Qiang 162c8a7d9daSWang Huan /* 163c8a7d9daSWang Huan * IFC Definitions 164c8a7d9daSWang Huan */ 165947cee11SAlison Wang #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 166c8a7d9daSWang Huan #define CONFIG_FSL_IFC 167c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE 0x60000000 168c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 169c8a7d9daSWang Huan 170c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 171c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 172c8a7d9daSWang Huan CSPR_PORT_SIZE_16 | \ 173c8a7d9daSWang Huan CSPR_MSEL_NOR | \ 174c8a7d9daSWang Huan CSPR_V) 175c8a7d9daSWang Huan #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 176c8a7d9daSWang Huan 177c8a7d9daSWang Huan /* NOR Flash Timing Params */ 178c8a7d9daSWang Huan #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 179c8a7d9daSWang Huan CSOR_NOR_TRHZ_80) 180c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 181c8a7d9daSWang Huan FTIM0_NOR_TEADC(0x5) | \ 182c8a7d9daSWang Huan FTIM0_NOR_TAVDS(0x0) | \ 183c8a7d9daSWang Huan FTIM0_NOR_TEAHC(0x5)) 184c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 185c8a7d9daSWang Huan FTIM1_NOR_TRAD_NOR(0x1A) | \ 186c8a7d9daSWang Huan FTIM1_NOR_TSEQRAD_NOR(0x13)) 187c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 188c8a7d9daSWang Huan FTIM2_NOR_TCH(0x4) | \ 189c8a7d9daSWang Huan FTIM2_NOR_TWP(0x1c) | \ 190c8a7d9daSWang Huan FTIM2_NOR_TWPH(0x0e)) 191c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM3 0 192c8a7d9daSWang Huan 193c8a7d9daSWang Huan #define CONFIG_FLASH_CFI_DRIVER 194c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_CFI 195c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 196c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST 197c8a7d9daSWang Huan #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 198c8a7d9daSWang Huan 199c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 200c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 201c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 202c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 203c8a7d9daSWang Huan 204c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO 205c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS } 206c8a7d9daSWang Huan 207c8a7d9daSWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 208272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA 209d612f0abSAlison Wang #endif 210c8a7d9daSWang Huan 211c8a7d9daSWang Huan /* CPLD */ 212c8a7d9daSWang Huan 213c8a7d9daSWang Huan #define CONFIG_SYS_CPLD_BASE 0x7fb00000 214c8a7d9daSWang Huan #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE 215c8a7d9daSWang Huan 216c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 217c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \ 218c8a7d9daSWang Huan CSPR_PORT_SIZE_8 | \ 219c8a7d9daSWang Huan CSPR_MSEL_GPCM | \ 220c8a7d9daSWang Huan CSPR_V) 221c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 222c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 223c8a7d9daSWang Huan CSOR_NOR_NOR_MODE_AVD_NOR | \ 224c8a7d9daSWang Huan CSOR_NOR_TRHZ_80) 225c8a7d9daSWang Huan 226c8a7d9daSWang Huan /* CPLD Timing parameters for IFC GPCM */ 227c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \ 228c8a7d9daSWang Huan FTIM0_GPCM_TEADC(0xf) | \ 229c8a7d9daSWang Huan FTIM0_GPCM_TEAHC(0xf)) 230c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 231c8a7d9daSWang Huan FTIM1_GPCM_TRAD(0x3f)) 232c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ 233c8a7d9daSWang Huan FTIM2_GPCM_TCH(0xf) | \ 234c8a7d9daSWang Huan FTIM2_GPCM_TWP(0xff)) 235c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM3 0x0 236c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 237c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 238c8a7d9daSWang Huan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 239c8a7d9daSWang Huan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 240c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 241c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 242c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 243c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 244c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT 245c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR 246c8a7d9daSWang Huan #define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK 247c8a7d9daSWang Huan #define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR 248c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0 249c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1 250c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2 251c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3 252c8a7d9daSWang Huan 253c8a7d9daSWang Huan /* 254c8a7d9daSWang Huan * Serial Port 255c8a7d9daSWang Huan */ 25655d53ab4SAlison Wang #ifdef CONFIG_LPUART 25755d53ab4SAlison Wang #define CONFIG_LPUART_32B_REG 25855d53ab4SAlison Wang #else 259c8a7d9daSWang Huan #define CONFIG_CONS_INDEX 1 260c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_SERIAL 261f833cd62SBin Meng #ifndef CONFIG_DM_SERIAL 262c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_REG_SIZE 1 263f833cd62SBin Meng #endif 264c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_CLK get_serial_clock() 26555d53ab4SAlison Wang #endif 266c8a7d9daSWang Huan 267c8a7d9daSWang Huan #define CONFIG_BAUDRATE 115200 268c8a7d9daSWang Huan 269c8a7d9daSWang Huan /* 270c8a7d9daSWang Huan * I2C 271c8a7d9daSWang Huan */ 272c8a7d9daSWang Huan #define CONFIG_SYS_I2C 273c8a7d9daSWang Huan #define CONFIG_SYS_I2C_MXC 27403544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 27503544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 276f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 277c8a7d9daSWang Huan 2785175a288SAlison Wang /* EEPROM */ 2795175a288SAlison Wang #define CONFIG_ID_EEPROM 2805175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_NXID 2815175a288SAlison Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 2825175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 2835175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 2845175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 2855175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 2865175a288SAlison Wang 287c8a7d9daSWang Huan /* 288c8a7d9daSWang Huan * MMC 289c8a7d9daSWang Huan */ 290c8a7d9daSWang Huan #define CONFIG_FSL_ESDHC 291c8a7d9daSWang Huan 2929dd3d3c0SHaikun Wang /* SPI */ 293947cee11SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 2949dd3d3c0SHaikun Wang /* QSPI */ 295d612f0abSAlison Wang #define QSPI0_AMBA_BASE 0x40000000 296d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE (1 << 24) 297d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM 2 2989dd3d3c0SHaikun Wang 29903d1d568SYao Yuan /* DSPI */ 30003d1d568SYao Yuan #endif 30103d1d568SYao Yuan 3029dd3d3c0SHaikun Wang /* DM SPI */ 3039dd3d3c0SHaikun Wang #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI) 3049dd3d3c0SHaikun Wang #define CONFIG_DM_SPI_FLASH 3059dd3d3c0SHaikun Wang #endif 306d612f0abSAlison Wang 307c8a7d9daSWang Huan /* 308b4ecc8c6SWang Huan * Video 309b4ecc8c6SWang Huan */ 310b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_FB 311b4ecc8c6SWang Huan 312b4ecc8c6SWang Huan #ifdef CONFIG_FSL_DCU_FB 313b4ecc8c6SWang Huan #define CONFIG_CMD_BMP 314b4ecc8c6SWang Huan #define CONFIG_VIDEO_LOGO 315b4ecc8c6SWang Huan #define CONFIG_VIDEO_BMP_LOGO 316b4ecc8c6SWang Huan 317b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_SII9022A 318b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_BUS_NUM 1 319b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_ADDR 0x39 320b4ecc8c6SWang Huan #endif 321b4ecc8c6SWang Huan 322b4ecc8c6SWang Huan /* 323c8a7d9daSWang Huan * eTSEC 324c8a7d9daSWang Huan */ 325c8a7d9daSWang Huan #define CONFIG_TSEC_ENET 326c8a7d9daSWang Huan 327c8a7d9daSWang Huan #ifdef CONFIG_TSEC_ENET 328c8a7d9daSWang Huan #define CONFIG_MII 329c8a7d9daSWang Huan #define CONFIG_MII_DEFAULT_TSEC 1 330c8a7d9daSWang Huan #define CONFIG_TSEC1 1 331c8a7d9daSWang Huan #define CONFIG_TSEC1_NAME "eTSEC1" 332c8a7d9daSWang Huan #define CONFIG_TSEC2 1 333c8a7d9daSWang Huan #define CONFIG_TSEC2_NAME "eTSEC2" 334c8a7d9daSWang Huan #define CONFIG_TSEC3 1 335c8a7d9daSWang Huan #define CONFIG_TSEC3_NAME "eTSEC3" 336c8a7d9daSWang Huan 337c8a7d9daSWang Huan #define TSEC1_PHY_ADDR 2 338c8a7d9daSWang Huan #define TSEC2_PHY_ADDR 0 339c8a7d9daSWang Huan #define TSEC3_PHY_ADDR 1 340c8a7d9daSWang Huan 341c8a7d9daSWang Huan #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 342c8a7d9daSWang Huan #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 343c8a7d9daSWang Huan #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 344c8a7d9daSWang Huan 345c8a7d9daSWang Huan #define TSEC1_PHYIDX 0 346c8a7d9daSWang Huan #define TSEC2_PHYIDX 0 347c8a7d9daSWang Huan #define TSEC3_PHYIDX 0 348c8a7d9daSWang Huan 349c8a7d9daSWang Huan #define CONFIG_ETHPRIME "eTSEC1" 350c8a7d9daSWang Huan 351c8a7d9daSWang Huan #define CONFIG_PHY_GIGE 352c8a7d9daSWang Huan #define CONFIG_PHYLIB 353c8a7d9daSWang Huan #define CONFIG_PHY_ATHEROS 354c8a7d9daSWang Huan 355c8a7d9daSWang Huan #define CONFIG_HAS_ETH0 356c8a7d9daSWang Huan #define CONFIG_HAS_ETH1 357c8a7d9daSWang Huan #define CONFIG_HAS_ETH2 358c8a7d9daSWang Huan #endif 359c8a7d9daSWang Huan 360da419027SMinghuan Lian /* PCIe */ 361b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 362b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 363da419027SMinghuan Lian 364180b8688SMinghuan Lian #ifdef CONFIG_PCI 365180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW 366180b8688SMinghuan Lian #define CONFIG_CMD_PCI 367180b8688SMinghuan Lian #endif 368180b8688SMinghuan Lian 369c8a7d9daSWang Huan #define CONFIG_CMDLINE_TAG 370c8a7d9daSWang Huan #define CONFIG_CMDLINE_EDITING 3718415bb68SAlison Wang 3721a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN 373435acd83SMingkai Hu #define CONFIG_LAYERSCAPE_NS_ACCESS 3741a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR 0x01ee0200 3751a2826f6SXiubo Li #define CONFIG_TIMER_CLK_FREQ 12500000 3761a2826f6SXiubo Li 377c8a7d9daSWang Huan #define CONFIG_HWCONFIG 37803c22449SZhuoyu Zhang #define HWCONFIG_BUFFER_SIZE 256 37903c22449SZhuoyu Zhang 38003c22449SZhuoyu Zhang #define CONFIG_FSL_DEVICE_DISABLE 381c8a7d9daSWang Huan 382c8a7d9daSWang Huan 38355d53ab4SAlison Wang #ifdef CONFIG_LPUART 38455d53ab4SAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 38555d53ab4SAlison Wang "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ 3867ff7166cSAlison Wang "initrd_high=0xffffffff\0" \ 3877ff7166cSAlison Wang "fdt_high=0xffffffff\0" 38855d53ab4SAlison Wang #else 389c8a7d9daSWang Huan #define CONFIG_EXTRA_ENV_SETTINGS \ 390c8a7d9daSWang Huan "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 3917ff7166cSAlison Wang "initrd_high=0xffffffff\0" \ 3927ff7166cSAlison Wang "fdt_high=0xffffffff\0" 39355d53ab4SAlison Wang #endif 394c8a7d9daSWang Huan 395c8a7d9daSWang Huan /* 396c8a7d9daSWang Huan * Miscellaneous configurable options 397c8a7d9daSWang Huan */ 398c8a7d9daSWang Huan #define CONFIG_SYS_LONGHELP /* undef to save memory */ 399c8a7d9daSWang Huan #define CONFIG_AUTO_COMPLETE 400c8a7d9daSWang Huan #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 401c8a7d9daSWang Huan #define CONFIG_SYS_PBSIZE \ 402c8a7d9daSWang Huan (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 403c8a7d9daSWang Huan #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 404c8a7d9daSWang Huan #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 405c8a7d9daSWang Huan 406c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_START 0x80000000 407c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_END 0x9fffffff 408c8a7d9daSWang Huan 409c8a7d9daSWang Huan #define CONFIG_SYS_LOAD_ADDR 0x82000000 410c8a7d9daSWang Huan 411660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID 412660673afSXiubo Li 413c8a7d9daSWang Huan /* 414c8a7d9daSWang Huan * Stack sizes 415c8a7d9daSWang Huan * The stack sizes are set up in start.S using the settings below 416c8a7d9daSWang Huan */ 417c8a7d9daSWang Huan #define CONFIG_STACKSIZE (30 * 1024) 418c8a7d9daSWang Huan 419c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \ 420c8a7d9daSWang Huan (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 421c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_ADDR \ 422c8a7d9daSWang Huan (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 423c8a7d9daSWang Huan 4248415bb68SAlison Wang #ifdef CONFIG_SPL_BUILD 4258415bb68SAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 4268415bb68SAlison Wang #else 427c8a7d9daSWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 4288415bb68SAlison Wang #endif 429c8a7d9daSWang Huan 430713bf94fSZhao Qiang #define CONFIG_SYS_QE_FW_ADDR 0x600c0000 431eaa859e7SZhao Qiang 432c8a7d9daSWang Huan /* 433c8a7d9daSWang Huan * Environment 434c8a7d9daSWang Huan */ 435c8a7d9daSWang Huan #define CONFIG_ENV_OVERWRITE 436c8a7d9daSWang Huan 4378415bb68SAlison Wang #if defined(CONFIG_SD_BOOT) 4388415bb68SAlison Wang #define CONFIG_ENV_OFFSET 0x100000 4398415bb68SAlison Wang #define CONFIG_ENV_IS_IN_MMC 4408415bb68SAlison Wang #define CONFIG_SYS_MMC_ENV_DEV 0 4418415bb68SAlison Wang #define CONFIG_ENV_SIZE 0x20000 442d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT) 443d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH 444d612f0abSAlison Wang #define CONFIG_ENV_SIZE 0x2000 445d612f0abSAlison Wang #define CONFIG_ENV_OFFSET 0x100000 446d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE 0x10000 4478415bb68SAlison Wang #else 448c8a7d9daSWang Huan #define CONFIG_ENV_IS_IN_FLASH 449c8a7d9daSWang Huan #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 450c8a7d9daSWang Huan #define CONFIG_ENV_SIZE 0x20000 451c8a7d9daSWang Huan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 4528415bb68SAlison Wang #endif 453c8a7d9daSWang Huan 4544ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R 4554ba4a095SRuchika Gupta 4564ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 457ef6c55a2SAneesh Bansal #ifdef CONFIG_FSL_CAAM 4584ba4a095SRuchika Gupta #define CONFIG_CMD_HASH 4594ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL 460ef6c55a2SAneesh Bansal #endif 461ef6c55a2SAneesh Bansal 462ef6c55a2SAneesh Bansal #include <asm/fsl_secure_boot.h> 463cc7b8b9aSAlison Wang #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 4644ba4a095SRuchika Gupta 465c8a7d9daSWang Huan #endif 466