1c8a7d9daSWang Huan /* 2c8a7d9daSWang Huan * Copyright 2014 Freescale Semiconductor, Inc. 3c8a7d9daSWang Huan * 4c8a7d9daSWang Huan * SPDX-License-Identifier: GPL-2.0+ 5c8a7d9daSWang Huan */ 6c8a7d9daSWang Huan 7c8a7d9daSWang Huan #ifndef __CONFIG_H 8c8a7d9daSWang Huan #define __CONFIG_H 9c8a7d9daSWang Huan 10c8a7d9daSWang Huan #include <config_cmd_default.h> 11c8a7d9daSWang Huan 12c8a7d9daSWang Huan #define CONFIG_LS102XA 13c8a7d9daSWang Huan 14c8a7d9daSWang Huan #define CONFIG_SYS_GENERIC_BOARD 15c8a7d9daSWang Huan 16c8a7d9daSWang Huan #define CONFIG_DISPLAY_CPUINFO 17c8a7d9daSWang Huan #define CONFIG_DISPLAY_BOARDINFO 18c8a7d9daSWang Huan 19c8a7d9daSWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT 20c8a7d9daSWang Huan #define CONFIG_BOARD_EARLY_INIT_F 21c8a7d9daSWang Huan 22c8a7d9daSWang Huan /* 23c8a7d9daSWang Huan * Size of malloc() pool 24c8a7d9daSWang Huan */ 25c8a7d9daSWang Huan #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 26c8a7d9daSWang Huan 27c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 28c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 29c8a7d9daSWang Huan 30c8a7d9daSWang Huan /* 31c8a7d9daSWang Huan * Generic Timer Definitions 32c8a7d9daSWang Huan */ 33c8a7d9daSWang Huan #define GENERIC_TIMER_CLK 12500000 34c8a7d9daSWang Huan 35c8a7d9daSWang Huan #define CONFIG_SYS_CLK_FREQ 100000000 36c8a7d9daSWang Huan #define CONFIG_DDR_CLK_FREQ 100000000 37c8a7d9daSWang Huan 38*8415bb68SAlison Wang #ifdef CONFIG_RAMBOOT_PBL 39*8415bb68SAlison Wang #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg 40*8415bb68SAlison Wang #endif 41*8415bb68SAlison Wang 42*8415bb68SAlison Wang #ifdef CONFIG_SD_BOOT 43*8415bb68SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021atwr/ls102xa_rcw_sd.cfg 44*8415bb68SAlison Wang #define CONFIG_SPL_FRAMEWORK 45*8415bb68SAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 46*8415bb68SAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT 47*8415bb68SAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT 48*8415bb68SAlison Wang #define CONFIG_SPL_ENV_SUPPORT 49*8415bb68SAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 50*8415bb68SAlison Wang #define CONFIG_SPL_I2C_SUPPORT 51*8415bb68SAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT 52*8415bb68SAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT 53*8415bb68SAlison Wang #define CONFIG_SPL_MMC_SUPPORT 54*8415bb68SAlison Wang #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8 55*8415bb68SAlison Wang #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400 56*8415bb68SAlison Wang 57*8415bb68SAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 58*8415bb68SAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 59*8415bb68SAlison Wang #define CONFIG_SPL_STACK 0x1001d000 60*8415bb68SAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 61*8415bb68SAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 62*8415bb68SAlison Wang 63*8415bb68SAlison Wang #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 64*8415bb68SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 65*8415bb68SAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 66*8415bb68SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 67*8415bb68SAlison Wang #define CONFIG_SYS_MONITOR_LEN 0x80000 68*8415bb68SAlison Wang #endif 69*8415bb68SAlison Wang 70c8a7d9daSWang Huan #ifndef CONFIG_SYS_TEXT_BASE 71c8a7d9daSWang Huan #define CONFIG_SYS_TEXT_BASE 0x67f80000 72c8a7d9daSWang Huan #endif 73c8a7d9daSWang Huan 74c8a7d9daSWang Huan #define CONFIG_NR_DRAM_BANKS 1 75c8a7d9daSWang Huan #define PHYS_SDRAM 0x80000000 76c8a7d9daSWang Huan #define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024) 77c8a7d9daSWang Huan 78c8a7d9daSWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 79c8a7d9daSWang Huan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 80c8a7d9daSWang Huan 81c8a7d9daSWang Huan #define CONFIG_SYS_HAS_SERDES 82c8a7d9daSWang Huan 834ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM /* Enable CAAM */ 844ba4a095SRuchika Gupta 85eaa859e7SZhao Qiang #if !defined(CONFIG_SDCARD) && !defined(CONFIG_NAND) && !defined(CONFIG_SPI) 86eaa859e7SZhao Qiang #define CONFIG_U_QE 87eaa859e7SZhao Qiang #endif 88eaa859e7SZhao Qiang 89c8a7d9daSWang Huan /* 90c8a7d9daSWang Huan * IFC Definitions 91c8a7d9daSWang Huan */ 92c8a7d9daSWang Huan #define CONFIG_FSL_IFC 93c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE 0x60000000 94c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 95c8a7d9daSWang Huan 96c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 97c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 98c8a7d9daSWang Huan CSPR_PORT_SIZE_16 | \ 99c8a7d9daSWang Huan CSPR_MSEL_NOR | \ 100c8a7d9daSWang Huan CSPR_V) 101c8a7d9daSWang Huan #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 102c8a7d9daSWang Huan 103c8a7d9daSWang Huan /* NOR Flash Timing Params */ 104c8a7d9daSWang Huan #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 105c8a7d9daSWang Huan CSOR_NOR_TRHZ_80) 106c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 107c8a7d9daSWang Huan FTIM0_NOR_TEADC(0x5) | \ 108c8a7d9daSWang Huan FTIM0_NOR_TAVDS(0x0) | \ 109c8a7d9daSWang Huan FTIM0_NOR_TEAHC(0x5)) 110c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 111c8a7d9daSWang Huan FTIM1_NOR_TRAD_NOR(0x1A) | \ 112c8a7d9daSWang Huan FTIM1_NOR_TSEQRAD_NOR(0x13)) 113c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 114c8a7d9daSWang Huan FTIM2_NOR_TCH(0x4) | \ 115c8a7d9daSWang Huan FTIM2_NOR_TWP(0x1c) | \ 116c8a7d9daSWang Huan FTIM2_NOR_TWPH(0x0e)) 117c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM3 0 118c8a7d9daSWang Huan 119c8a7d9daSWang Huan #define CONFIG_FLASH_CFI_DRIVER 120c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_CFI 121c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 122c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST 123c8a7d9daSWang Huan #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 124c8a7d9daSWang Huan 125c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 126c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 127c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 128c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 129c8a7d9daSWang Huan 130c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO 131c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS } 132c8a7d9daSWang Huan 133c8a7d9daSWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 134272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA 135c8a7d9daSWang Huan 136c8a7d9daSWang Huan /* CPLD */ 137c8a7d9daSWang Huan 138c8a7d9daSWang Huan #define CONFIG_SYS_CPLD_BASE 0x7fb00000 139c8a7d9daSWang Huan #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE 140c8a7d9daSWang Huan 141c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 142c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \ 143c8a7d9daSWang Huan CSPR_PORT_SIZE_8 | \ 144c8a7d9daSWang Huan CSPR_MSEL_GPCM | \ 145c8a7d9daSWang Huan CSPR_V) 146c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 147c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 148c8a7d9daSWang Huan CSOR_NOR_NOR_MODE_AVD_NOR | \ 149c8a7d9daSWang Huan CSOR_NOR_TRHZ_80) 150c8a7d9daSWang Huan 151c8a7d9daSWang Huan /* CPLD Timing parameters for IFC GPCM */ 152c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \ 153c8a7d9daSWang Huan FTIM0_GPCM_TEADC(0xf) | \ 154c8a7d9daSWang Huan FTIM0_GPCM_TEAHC(0xf)) 155c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 156c8a7d9daSWang Huan FTIM1_GPCM_TRAD(0x3f)) 157c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ 158c8a7d9daSWang Huan FTIM2_GPCM_TCH(0xf) | \ 159c8a7d9daSWang Huan FTIM2_GPCM_TWP(0xff)) 160c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM3 0x0 161c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 162c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 163c8a7d9daSWang Huan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 164c8a7d9daSWang Huan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 165c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 166c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 167c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 168c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 169c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT 170c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR 171c8a7d9daSWang Huan #define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK 172c8a7d9daSWang Huan #define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR 173c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0 174c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1 175c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2 176c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3 177c8a7d9daSWang Huan 178c8a7d9daSWang Huan /* 179c8a7d9daSWang Huan * Serial Port 180c8a7d9daSWang Huan */ 181c8a7d9daSWang Huan #define CONFIG_CONS_INDEX 1 182c8a7d9daSWang Huan #define CONFIG_SYS_NS16550 183c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_SERIAL 184c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_REG_SIZE 1 185c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_CLK get_serial_clock() 186c8a7d9daSWang Huan 187c8a7d9daSWang Huan #define CONFIG_BAUDRATE 115200 188c8a7d9daSWang Huan 189c8a7d9daSWang Huan /* 190c8a7d9daSWang Huan * I2C 191c8a7d9daSWang Huan */ 192c8a7d9daSWang Huan #define CONFIG_CMD_I2C 193c8a7d9daSWang Huan #define CONFIG_SYS_I2C 194c8a7d9daSWang Huan #define CONFIG_SYS_I2C_MXC 195c8a7d9daSWang Huan 1965175a288SAlison Wang /* EEPROM */ 1975175a288SAlison Wang #ifndef CONFIG_SD_BOOT 1985175a288SAlison Wang #define CONFIG_ID_EEPROM 1995175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_NXID 2005175a288SAlison Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 2015175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 2025175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 2035175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 2045175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 2055175a288SAlison Wang #endif 2065175a288SAlison Wang 207c8a7d9daSWang Huan /* 208c8a7d9daSWang Huan * MMC 209c8a7d9daSWang Huan */ 210c8a7d9daSWang Huan #define CONFIG_MMC 211c8a7d9daSWang Huan #define CONFIG_CMD_MMC 212c8a7d9daSWang Huan #define CONFIG_FSL_ESDHC 213c8a7d9daSWang Huan #define CONFIG_GENERIC_MMC 214c8a7d9daSWang Huan 215c8a7d9daSWang Huan /* 216b4ecc8c6SWang Huan * Video 217b4ecc8c6SWang Huan */ 218b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_FB 219b4ecc8c6SWang Huan 220b4ecc8c6SWang Huan #ifdef CONFIG_FSL_DCU_FB 221b4ecc8c6SWang Huan #define CONFIG_VIDEO 222b4ecc8c6SWang Huan #define CONFIG_CMD_BMP 223b4ecc8c6SWang Huan #define CONFIG_CFB_CONSOLE 224b4ecc8c6SWang Huan #define CONFIG_VGA_AS_SINGLE_DEVICE 225b4ecc8c6SWang Huan #define CONFIG_VIDEO_LOGO 226b4ecc8c6SWang Huan #define CONFIG_VIDEO_BMP_LOGO 227b4ecc8c6SWang Huan 228b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_SII9022A 229b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_BUS_NUM 1 230b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_ADDR 0x39 231b4ecc8c6SWang Huan #endif 232b4ecc8c6SWang Huan 233b4ecc8c6SWang Huan /* 234c8a7d9daSWang Huan * eTSEC 235c8a7d9daSWang Huan */ 236c8a7d9daSWang Huan #define CONFIG_TSEC_ENET 237c8a7d9daSWang Huan 238c8a7d9daSWang Huan #ifdef CONFIG_TSEC_ENET 239c8a7d9daSWang Huan #define CONFIG_MII 240c8a7d9daSWang Huan #define CONFIG_MII_DEFAULT_TSEC 1 241c8a7d9daSWang Huan #define CONFIG_TSEC1 1 242c8a7d9daSWang Huan #define CONFIG_TSEC1_NAME "eTSEC1" 243c8a7d9daSWang Huan #define CONFIG_TSEC2 1 244c8a7d9daSWang Huan #define CONFIG_TSEC2_NAME "eTSEC2" 245c8a7d9daSWang Huan #define CONFIG_TSEC3 1 246c8a7d9daSWang Huan #define CONFIG_TSEC3_NAME "eTSEC3" 247c8a7d9daSWang Huan 248c8a7d9daSWang Huan #define TSEC1_PHY_ADDR 2 249c8a7d9daSWang Huan #define TSEC2_PHY_ADDR 0 250c8a7d9daSWang Huan #define TSEC3_PHY_ADDR 1 251c8a7d9daSWang Huan 252c8a7d9daSWang Huan #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 253c8a7d9daSWang Huan #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 254c8a7d9daSWang Huan #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 255c8a7d9daSWang Huan 256c8a7d9daSWang Huan #define TSEC1_PHYIDX 0 257c8a7d9daSWang Huan #define TSEC2_PHYIDX 0 258c8a7d9daSWang Huan #define TSEC3_PHYIDX 0 259c8a7d9daSWang Huan 260c8a7d9daSWang Huan #define CONFIG_ETHPRIME "eTSEC1" 261c8a7d9daSWang Huan 262c8a7d9daSWang Huan #define CONFIG_PHY_GIGE 263c8a7d9daSWang Huan #define CONFIG_PHYLIB 264c8a7d9daSWang Huan #define CONFIG_PHY_ATHEROS 265c8a7d9daSWang Huan 266c8a7d9daSWang Huan #define CONFIG_HAS_ETH0 267c8a7d9daSWang Huan #define CONFIG_HAS_ETH1 268c8a7d9daSWang Huan #define CONFIG_HAS_ETH2 269c8a7d9daSWang Huan #endif 270c8a7d9daSWang Huan 271da419027SMinghuan Lian /* PCIe */ 272da419027SMinghuan Lian #define CONFIG_PCI /* Enable PCI/PCIE */ 273da419027SMinghuan Lian #define CONFIG_PCIE1 /* PCIE controler 1 */ 274da419027SMinghuan Lian #define CONFIG_PCIE2 /* PCIE controler 2 */ 275da419027SMinghuan Lian #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ 276da419027SMinghuan Lian #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie" 277da419027SMinghuan Lian 278c8a7d9daSWang Huan #define CONFIG_CMD_PING 279c8a7d9daSWang Huan #define CONFIG_CMD_DHCP 280c8a7d9daSWang Huan #define CONFIG_CMD_MII 281c8a7d9daSWang Huan #define CONFIG_CMD_NET 282c8a7d9daSWang Huan 283c8a7d9daSWang Huan #define CONFIG_CMDLINE_TAG 284c8a7d9daSWang Huan #define CONFIG_CMDLINE_EDITING 285*8415bb68SAlison Wang 286c8a7d9daSWang Huan #define CONFIG_CMD_IMLS 287c8a7d9daSWang Huan 288c8a7d9daSWang Huan #define CONFIG_HWCONFIG 289c8a7d9daSWang Huan #define HWCONFIG_BUFFER_SIZE 128 290c8a7d9daSWang Huan 291c8a7d9daSWang Huan #define CONFIG_BOOTDELAY 3 292c8a7d9daSWang Huan 293c8a7d9daSWang Huan #define CONFIG_EXTRA_ENV_SETTINGS \ 294c8a7d9daSWang Huan "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 295c8a7d9daSWang Huan "initrd_high=0xcfffffff\0" \ 296c8a7d9daSWang Huan "fdt_high=0xcfffffff\0" 297c8a7d9daSWang Huan 298c8a7d9daSWang Huan /* 299c8a7d9daSWang Huan * Miscellaneous configurable options 300c8a7d9daSWang Huan */ 301c8a7d9daSWang Huan #define CONFIG_SYS_LONGHELP /* undef to save memory */ 302c8a7d9daSWang Huan #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 303c8a7d9daSWang Huan #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 304c8a7d9daSWang Huan #define CONFIG_AUTO_COMPLETE 305c8a7d9daSWang Huan #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 306c8a7d9daSWang Huan #define CONFIG_SYS_PBSIZE \ 307c8a7d9daSWang Huan (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 308c8a7d9daSWang Huan #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 309c8a7d9daSWang Huan #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 310c8a7d9daSWang Huan 311c8a7d9daSWang Huan #define CONFIG_CMD_ENV_EXISTS 312c8a7d9daSWang Huan #define CONFIG_CMD_GREPENV 313c8a7d9daSWang Huan #define CONFIG_CMD_MEMINFO 314c8a7d9daSWang Huan #define CONFIG_CMD_MEMTEST 315c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_START 0x80000000 316c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_END 0x9fffffff 317c8a7d9daSWang Huan 318c8a7d9daSWang Huan #define CONFIG_SYS_LOAD_ADDR 0x82000000 319c8a7d9daSWang Huan 320c8a7d9daSWang Huan /* 321c8a7d9daSWang Huan * Stack sizes 322c8a7d9daSWang Huan * The stack sizes are set up in start.S using the settings below 323c8a7d9daSWang Huan */ 324c8a7d9daSWang Huan #define CONFIG_STACKSIZE (30 * 1024) 325c8a7d9daSWang Huan 326c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \ 327c8a7d9daSWang Huan (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 328c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_ADDR \ 329c8a7d9daSWang Huan (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 330c8a7d9daSWang Huan 331*8415bb68SAlison Wang #ifdef CONFIG_SPL_BUILD 332*8415bb68SAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 333*8415bb68SAlison Wang #else 334c8a7d9daSWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 335*8415bb68SAlison Wang #endif 336c8a7d9daSWang Huan 337eaa859e7SZhao Qiang #define CONFIG_SYS_QE_FW_ADDR 0x67f40000 338eaa859e7SZhao Qiang 339c8a7d9daSWang Huan /* 340c8a7d9daSWang Huan * Environment 341c8a7d9daSWang Huan */ 342c8a7d9daSWang Huan #define CONFIG_ENV_OVERWRITE 343c8a7d9daSWang Huan 344*8415bb68SAlison Wang #if defined(CONFIG_SD_BOOT) 345*8415bb68SAlison Wang #define CONFIG_ENV_OFFSET 0x100000 346*8415bb68SAlison Wang #define CONFIG_ENV_IS_IN_MMC 347*8415bb68SAlison Wang #define CONFIG_SYS_MMC_ENV_DEV 0 348*8415bb68SAlison Wang #define CONFIG_ENV_SIZE 0x20000 349*8415bb68SAlison Wang #else 350c8a7d9daSWang Huan #define CONFIG_ENV_IS_IN_FLASH 351c8a7d9daSWang Huan #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 352c8a7d9daSWang Huan #define CONFIG_ENV_SIZE 0x20000 353c8a7d9daSWang Huan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 354*8415bb68SAlison Wang #endif 355c8a7d9daSWang Huan 356c8a7d9daSWang Huan #define CONFIG_OF_LIBFDT 357c8a7d9daSWang Huan #define CONFIG_OF_BOARD_SETUP 358c8a7d9daSWang Huan #define CONFIG_CMD_BOOTZ 359c8a7d9daSWang Huan 3604ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R 3614ba4a095SRuchika Gupta 3624ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 3634ba4a095SRuchika Gupta #define CONFIG_CMD_HASH 3644ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL 3654ba4a095SRuchika Gupta 366ba474020SRuchika Gupta #ifdef CONFIG_SECURE_BOOT 367ba474020SRuchika Gupta #define CONFIG_CMD_BLOB 368ba474020SRuchika Gupta #endif 369ba474020SRuchika Gupta 370c8a7d9daSWang Huan #endif 371