xref: /rk3399_rockchip-uboot/include/configs/ls1021atwr.h (revision 7ff7166c55c67b2e567e4cbf4a934cdf0d41ea5b)
1c8a7d9daSWang Huan /*
2c8a7d9daSWang Huan  * Copyright 2014 Freescale Semiconductor, Inc.
3c8a7d9daSWang Huan  *
4c8a7d9daSWang Huan  * SPDX-License-Identifier:	GPL-2.0+
5c8a7d9daSWang Huan  */
6c8a7d9daSWang Huan 
7c8a7d9daSWang Huan #ifndef __CONFIG_H
8c8a7d9daSWang Huan #define __CONFIG_H
9c8a7d9daSWang Huan 
10c8a7d9daSWang Huan #define CONFIG_LS102XA
11c8a7d9daSWang Huan 
12340848b1SWang Dongsheng #define CONFIG_ARMV7_PSCI
13340848b1SWang Dongsheng 
1418fb0e3cSGong Qianyu #define CONFIG_SYS_FSL_CLK
15c8a7d9daSWang Huan 
16c8a7d9daSWang Huan #define CONFIG_DISPLAY_CPUINFO
17c8a7d9daSWang Huan #define CONFIG_DISPLAY_BOARDINFO
18c8a7d9daSWang Huan 
19c8a7d9daSWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT
20c8a7d9daSWang Huan #define CONFIG_BOARD_EARLY_INIT_F
2199e1bd42STang Yuantian #define CONFIG_DEEP_SLEEP
2299e1bd42STang Yuantian #ifdef CONFIG_DEEP_SLEEP
2399e1bd42STang Yuantian #define CONFIG_SILENT_CONSOLE
2499e1bd42STang Yuantian #endif
25c8a7d9daSWang Huan 
26c8a7d9daSWang Huan /*
27c8a7d9daSWang Huan  * Size of malloc() pool
28c8a7d9daSWang Huan  */
29c8a7d9daSWang Huan #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 16 * 1024 * 1024)
30c8a7d9daSWang Huan 
31c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_ADDR	OCRAM_BASE_ADDR
32c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_SIZE	OCRAM_SIZE
33c8a7d9daSWang Huan 
34c8a7d9daSWang Huan /*
3510a28644SRamneek Mehresh  * USB
3610a28644SRamneek Mehresh  */
3710a28644SRamneek Mehresh 
3810a28644SRamneek Mehresh /*
3910a28644SRamneek Mehresh  * EHCI Support - disbaled by default as
4010a28644SRamneek Mehresh  * there is no signal coming out of soc on
4110a28644SRamneek Mehresh  * this board for this controller. However,
4210a28644SRamneek Mehresh  * the silicon still has this controller,
4310a28644SRamneek Mehresh  * and anyone can use this controller by
4410a28644SRamneek Mehresh  * taking signals out on their board.
4510a28644SRamneek Mehresh  */
4610a28644SRamneek Mehresh 
4710a28644SRamneek Mehresh /*#define CONFIG_HAS_FSL_DR_USB*/
4810a28644SRamneek Mehresh 
4910a28644SRamneek Mehresh #ifdef CONFIG_HAS_FSL_DR_USB
5010a28644SRamneek Mehresh #define CONFIG_USB_EHCI
5110a28644SRamneek Mehresh #define CONFIG_USB_EHCI_FSL
5210a28644SRamneek Mehresh #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
5310a28644SRamneek Mehresh #endif
5410a28644SRamneek Mehresh 
5510a28644SRamneek Mehresh /* XHCI Support - enabled by default */
5610a28644SRamneek Mehresh #define CONFIG_HAS_FSL_XHCI_USB
5710a28644SRamneek Mehresh 
5810a28644SRamneek Mehresh #ifdef CONFIG_HAS_FSL_XHCI_USB
5910a28644SRamneek Mehresh #define CONFIG_USB_XHCI_FSL
6010a28644SRamneek Mehresh #define CONFIG_USB_XHCI_DWC3
6110a28644SRamneek Mehresh #define CONFIG_USB_XHCI
6210a28644SRamneek Mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT        1
6310a28644SRamneek Mehresh #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS     2
6410a28644SRamneek Mehresh #endif
6510a28644SRamneek Mehresh 
6610a28644SRamneek Mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_XHCI_USB)
6710a28644SRamneek Mehresh #define CONFIG_CMD_USB
6810a28644SRamneek Mehresh #define CONFIG_USB_STORAGE
6910a28644SRamneek Mehresh #define CONFIG_CMD_EXT2
7010a28644SRamneek Mehresh #endif
7110a28644SRamneek Mehresh 
7210a28644SRamneek Mehresh /*
73c8a7d9daSWang Huan  * Generic Timer Definitions
74c8a7d9daSWang Huan  */
75c8a7d9daSWang Huan #define GENERIC_TIMER_CLK		12500000
76c8a7d9daSWang Huan 
77c8a7d9daSWang Huan #define CONFIG_SYS_CLK_FREQ		100000000
78c8a7d9daSWang Huan #define CONFIG_DDR_CLK_FREQ		100000000
79c8a7d9daSWang Huan 
80a88cc3bdSYork Sun #define DDR_SDRAM_CFG			0x470c0008
81a88cc3bdSYork Sun #define DDR_CS0_BNDS			0x008000bf
82a88cc3bdSYork Sun #define DDR_CS0_CONFIG			0x80014302
83a88cc3bdSYork Sun #define DDR_TIMING_CFG_0		0x50550004
84a88cc3bdSYork Sun #define DDR_TIMING_CFG_1		0xbcb38c56
85a88cc3bdSYork Sun #define DDR_TIMING_CFG_2		0x0040d120
86a88cc3bdSYork Sun #define DDR_TIMING_CFG_3		0x010e1000
87a88cc3bdSYork Sun #define DDR_TIMING_CFG_4		0x00000001
88a88cc3bdSYork Sun #define DDR_TIMING_CFG_5		0x03401400
89a88cc3bdSYork Sun #define DDR_SDRAM_CFG_2			0x00401010
90a88cc3bdSYork Sun #define DDR_SDRAM_MODE			0x00061c60
91a88cc3bdSYork Sun #define DDR_SDRAM_MODE_2		0x00180000
92a88cc3bdSYork Sun #define DDR_SDRAM_INTERVAL		0x18600618
93a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL		0x8655f605
94a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_2		0x05060607
95a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_3		0x05050505
96a88cc3bdSYork Sun #define DDR_DDR_CDR1			0x80040000
97a88cc3bdSYork Sun #define DDR_DDR_CDR2			0x00000001
98a88cc3bdSYork Sun #define DDR_SDRAM_CLK_CNTL		0x02000000
99a88cc3bdSYork Sun #define DDR_DDR_ZQ_CNTL			0x89080600
100a88cc3bdSYork Sun #define DDR_CS0_CONFIG_2		0
101a88cc3bdSYork Sun #define DDR_SDRAM_CFG_MEM_EN		0x80000000
10299e1bd42STang Yuantian #define SDRAM_CFG2_D_INIT		0x00000010
10399e1bd42STang Yuantian #define DDR_CDR2_VREF_TRAIN_EN		0x00000080
10499e1bd42STang Yuantian #define SDRAM_CFG2_FRC_SR		0x80000000
10599e1bd42STang Yuantian #define SDRAM_CFG_BI			0x00000001
106a88cc3bdSYork Sun 
1078415bb68SAlison Wang #ifdef CONFIG_RAMBOOT_PBL
1088415bb68SAlison Wang #define CONFIG_SYS_FSL_PBL_PBI	board/freescale/ls1021atwr/ls102xa_pbi.cfg
1098415bb68SAlison Wang #endif
1108415bb68SAlison Wang 
1118415bb68SAlison Wang #ifdef CONFIG_SD_BOOT
112947cee11SAlison Wang #ifdef CONFIG_SD_BOOT_QSPI
113947cee11SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW	\
114947cee11SAlison Wang 	board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
115947cee11SAlison Wang #else
116947cee11SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW	\
117947cee11SAlison Wang 	board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
118947cee11SAlison Wang #endif
1198415bb68SAlison Wang #define CONFIG_SPL_FRAMEWORK
1208415bb68SAlison Wang #define CONFIG_SPL_LDSCRIPT	"arch/$(ARCH)/cpu/u-boot-spl.lds"
1218415bb68SAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT
1228415bb68SAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT
1238415bb68SAlison Wang #define CONFIG_SPL_ENV_SUPPORT
1248415bb68SAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
1258415bb68SAlison Wang #define CONFIG_SPL_I2C_SUPPORT
1268415bb68SAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT
1278415bb68SAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT
1288415bb68SAlison Wang #define CONFIG_SPL_MMC_SUPPORT
1298415bb68SAlison Wang #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR		0xe8
1308415bb68SAlison Wang #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS		0x400
1318415bb68SAlison Wang 
1328415bb68SAlison Wang #define CONFIG_SPL_TEXT_BASE		0x10000000
1338415bb68SAlison Wang #define CONFIG_SPL_MAX_SIZE		0x1a000
1348415bb68SAlison Wang #define CONFIG_SPL_STACK		0x1001d000
1358415bb68SAlison Wang #define CONFIG_SPL_PAD_TO		0x1c000
1368415bb68SAlison Wang #define CONFIG_SYS_TEXT_BASE		0x82000000
1378415bb68SAlison Wang 
13899e1bd42STang Yuantian #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SYS_TEXT_BASE + \
13999e1bd42STang Yuantian 		CONFIG_SYS_MONITOR_LEN)
1408415bb68SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
1418415bb68SAlison Wang #define CONFIG_SPL_BSS_START_ADDR	0x80100000
1428415bb68SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
1438415bb68SAlison Wang #define CONFIG_SYS_MONITOR_LEN		0x80000
1448415bb68SAlison Wang #endif
1458415bb68SAlison Wang 
146d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT
147d612f0abSAlison Wang #define CONFIG_SYS_TEXT_BASE		0x40010000
148947cee11SAlison Wang #endif
149947cee11SAlison Wang 
150947cee11SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
151d612f0abSAlison Wang #define CONFIG_SYS_NO_FLASH
152d612f0abSAlison Wang #endif
153d612f0abSAlison Wang 
154c8a7d9daSWang Huan #ifndef CONFIG_SYS_TEXT_BASE
1551c69a51cSAlison Wang #define CONFIG_SYS_TEXT_BASE		0x60100000
156c8a7d9daSWang Huan #endif
157c8a7d9daSWang Huan 
158c8a7d9daSWang Huan #define CONFIG_NR_DRAM_BANKS		1
159c8a7d9daSWang Huan #define PHYS_SDRAM			0x80000000
160c8a7d9daSWang Huan #define PHYS_SDRAM_SIZE			(1u * 1024 * 1024 * 1024)
161c8a7d9daSWang Huan 
162c8a7d9daSWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE      0x80000000UL
163c8a7d9daSWang Huan #define CONFIG_SYS_SDRAM_BASE          CONFIG_SYS_DDR_SDRAM_BASE
164c8a7d9daSWang Huan 
165c8a7d9daSWang Huan #define CONFIG_SYS_HAS_SERDES
166c8a7d9daSWang Huan 
1674ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable CAAM */
1684ba4a095SRuchika Gupta 
1694c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
1704c59ab9cSAlison Wang 	!defined(CONFIG_QSPI_BOOT)
171eaa859e7SZhao Qiang #define CONFIG_U_QE
172eaa859e7SZhao Qiang #endif
173eaa859e7SZhao Qiang 
174c8a7d9daSWang Huan /*
175c8a7d9daSWang Huan  * IFC Definitions
176c8a7d9daSWang Huan  */
177947cee11SAlison Wang #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
178c8a7d9daSWang Huan #define CONFIG_FSL_IFC
179c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE		0x60000000
180c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
181c8a7d9daSWang Huan 
182c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT	(0x0)
183c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
184c8a7d9daSWang Huan 				CSPR_PORT_SIZE_16 | \
185c8a7d9daSWang Huan 				CSPR_MSEL_NOR | \
186c8a7d9daSWang Huan 				CSPR_V)
187c8a7d9daSWang Huan #define CONFIG_SYS_NOR_AMASK		IFC_AMASK(128 * 1024 * 1024)
188c8a7d9daSWang Huan 
189c8a7d9daSWang Huan /* NOR Flash Timing Params */
190c8a7d9daSWang Huan #define CONFIG_SYS_NOR_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
191c8a7d9daSWang Huan 					CSOR_NOR_TRHZ_80)
192c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM0		(FTIM0_NOR_TACSE(0x4) | \
193c8a7d9daSWang Huan 					FTIM0_NOR_TEADC(0x5) | \
194c8a7d9daSWang Huan 					FTIM0_NOR_TAVDS(0x0) | \
195c8a7d9daSWang Huan 					FTIM0_NOR_TEAHC(0x5))
196c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM1		(FTIM1_NOR_TACO(0x35) | \
197c8a7d9daSWang Huan 					FTIM1_NOR_TRAD_NOR(0x1A) | \
198c8a7d9daSWang Huan 					FTIM1_NOR_TSEQRAD_NOR(0x13))
199c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM2		(FTIM2_NOR_TCS(0x4) | \
200c8a7d9daSWang Huan 					FTIM2_NOR_TCH(0x4) | \
201c8a7d9daSWang Huan 					FTIM2_NOR_TWP(0x1c) | \
202c8a7d9daSWang Huan 					FTIM2_NOR_TWPH(0x0e))
203c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM3		0
204c8a7d9daSWang Huan 
205c8a7d9daSWang Huan #define CONFIG_FLASH_CFI_DRIVER
206c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_CFI
207c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
208c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST
209c8a7d9daSWang Huan #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
210c8a7d9daSWang Huan 
211c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
212c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
213c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
214c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
215c8a7d9daSWang Huan 
216c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO
217c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE_PHYS }
218c8a7d9daSWang Huan 
219c8a7d9daSWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
220272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA
221d612f0abSAlison Wang #endif
222c8a7d9daSWang Huan 
223c8a7d9daSWang Huan /* CPLD */
224c8a7d9daSWang Huan 
225c8a7d9daSWang Huan #define CONFIG_SYS_CPLD_BASE	0x7fb00000
226c8a7d9daSWang Huan #define CPLD_BASE_PHYS		CONFIG_SYS_CPLD_BASE
227c8a7d9daSWang Huan 
228c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
229c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR		(CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
230c8a7d9daSWang Huan 					CSPR_PORT_SIZE_8 | \
231c8a7d9daSWang Huan 					CSPR_MSEL_GPCM | \
232c8a7d9daSWang Huan 					CSPR_V)
233c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_AMASK		IFC_AMASK(64 * 1024)
234c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
235c8a7d9daSWang Huan 					CSOR_NOR_NOR_MODE_AVD_NOR | \
236c8a7d9daSWang Huan 					CSOR_NOR_TRHZ_80)
237c8a7d9daSWang Huan 
238c8a7d9daSWang Huan /* CPLD Timing parameters for IFC GPCM */
239c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM0		(FTIM0_GPCM_TACSE(0xf) | \
240c8a7d9daSWang Huan 					FTIM0_GPCM_TEADC(0xf) | \
241c8a7d9daSWang Huan 					FTIM0_GPCM_TEAHC(0xf))
242c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
243c8a7d9daSWang Huan 					FTIM1_GPCM_TRAD(0x3f))
244c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM2		(FTIM2_GPCM_TCS(0xf) | \
245c8a7d9daSWang Huan 					FTIM2_GPCM_TCH(0xf) | \
246c8a7d9daSWang Huan 					FTIM2_GPCM_TWP(0xff))
247c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM3           0x0
248c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
249c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
250c8a7d9daSWang Huan #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
251c8a7d9daSWang Huan #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
252c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
253c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
254c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
255c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
256c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_FPGA_CSPR_EXT
257c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1		CONFIG_SYS_FPGA_CSPR
258c8a7d9daSWang Huan #define CONFIG_SYS_AMASK1		CONFIG_SYS_FPGA_AMASK
259c8a7d9daSWang Huan #define CONFIG_SYS_CSOR1		CONFIG_SYS_FPGA_CSOR
260c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_FPGA_FTIM0
261c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_FPGA_FTIM1
262c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_FPGA_FTIM2
263c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_FPGA_FTIM3
264c8a7d9daSWang Huan 
265c8a7d9daSWang Huan /*
266c8a7d9daSWang Huan  * Serial Port
267c8a7d9daSWang Huan  */
26855d53ab4SAlison Wang #ifdef CONFIG_LPUART
26955d53ab4SAlison Wang #define CONFIG_FSL_LPUART
27055d53ab4SAlison Wang #define CONFIG_LPUART_32B_REG
27155d53ab4SAlison Wang #else
272c8a7d9daSWang Huan #define CONFIG_CONS_INDEX		1
273c8a7d9daSWang Huan #define CONFIG_SYS_NS16550
274c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_SERIAL
275c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_REG_SIZE	1
276c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_CLK		get_serial_clock()
27755d53ab4SAlison Wang #endif
278c8a7d9daSWang Huan 
279c8a7d9daSWang Huan #define CONFIG_BAUDRATE			115200
280c8a7d9daSWang Huan 
281c8a7d9daSWang Huan /*
282c8a7d9daSWang Huan  * I2C
283c8a7d9daSWang Huan  */
284c8a7d9daSWang Huan #define CONFIG_CMD_I2C
285c8a7d9daSWang Huan #define CONFIG_SYS_I2C
286c8a7d9daSWang Huan #define CONFIG_SYS_I2C_MXC
28703544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
28803544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
289f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
290c8a7d9daSWang Huan 
2915175a288SAlison Wang /* EEPROM */
2925175a288SAlison Wang #ifndef CONFIG_SD_BOOT
2935175a288SAlison Wang #define CONFIG_ID_EEPROM
2945175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_NXID
2955175a288SAlison Wang #define CONFIG_SYS_EEPROM_BUS_NUM		1
2965175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR		0x53
2975175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
2985175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	3
2995175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	5
3005175a288SAlison Wang #endif
3015175a288SAlison Wang 
302c8a7d9daSWang Huan /*
303c8a7d9daSWang Huan  * MMC
304c8a7d9daSWang Huan  */
305c8a7d9daSWang Huan #define CONFIG_MMC
306c8a7d9daSWang Huan #define CONFIG_CMD_MMC
307c8a7d9daSWang Huan #define CONFIG_FSL_ESDHC
308c8a7d9daSWang Huan #define CONFIG_GENERIC_MMC
309c8a7d9daSWang Huan 
3108251ed23SAlison Wang #define CONFIG_CMD_FAT
3118251ed23SAlison Wang #define CONFIG_DOS_PARTITION
3128251ed23SAlison Wang 
3139dd3d3c0SHaikun Wang /* SPI */
314947cee11SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
3159dd3d3c0SHaikun Wang /* QSPI */
316d612f0abSAlison Wang #define CONFIG_FSL_QSPI
317d612f0abSAlison Wang #define QSPI0_AMBA_BASE			0x40000000
318d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE		(1 << 24)
319d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM		2
320d612f0abSAlison Wang #define CONFIG_SPI_FLASH_STMICRO
3219dd3d3c0SHaikun Wang 
32203d1d568SYao Yuan /* DSPI */
32303d1d568SYao Yuan #define CONFIG_FSL_DSPI
32403d1d568SYao Yuan #define CONFIG_SPI_FLASH_ATMEL
32503d1d568SYao Yuan #endif
32603d1d568SYao Yuan 
3279dd3d3c0SHaikun Wang /* DM SPI */
3289dd3d3c0SHaikun Wang #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
3299dd3d3c0SHaikun Wang #define CONFIG_CMD_SF
3309dd3d3c0SHaikun Wang #define CONFIG_DM_SPI_FLASH
3319dd3d3c0SHaikun Wang #endif
332d612f0abSAlison Wang 
333c8a7d9daSWang Huan /*
334b4ecc8c6SWang Huan  * Video
335b4ecc8c6SWang Huan  */
336b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_FB
337b4ecc8c6SWang Huan 
338b4ecc8c6SWang Huan #ifdef CONFIG_FSL_DCU_FB
339b4ecc8c6SWang Huan #define CONFIG_VIDEO
340b4ecc8c6SWang Huan #define CONFIG_CMD_BMP
341b4ecc8c6SWang Huan #define CONFIG_CFB_CONSOLE
342b4ecc8c6SWang Huan #define CONFIG_VGA_AS_SINGLE_DEVICE
343b4ecc8c6SWang Huan #define CONFIG_VIDEO_LOGO
344b4ecc8c6SWang Huan #define CONFIG_VIDEO_BMP_LOGO
345b4ecc8c6SWang Huan 
346b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_SII9022A
347b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_BUS_NUM	1
348b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_ADDR		0x39
349b4ecc8c6SWang Huan #endif
350b4ecc8c6SWang Huan 
351b4ecc8c6SWang Huan /*
352c8a7d9daSWang Huan  * eTSEC
353c8a7d9daSWang Huan  */
354c8a7d9daSWang Huan #define CONFIG_TSEC_ENET
355c8a7d9daSWang Huan 
356c8a7d9daSWang Huan #ifdef CONFIG_TSEC_ENET
357c8a7d9daSWang Huan #define CONFIG_MII
358c8a7d9daSWang Huan #define CONFIG_MII_DEFAULT_TSEC		1
359c8a7d9daSWang Huan #define CONFIG_TSEC1			1
360c8a7d9daSWang Huan #define CONFIG_TSEC1_NAME		"eTSEC1"
361c8a7d9daSWang Huan #define CONFIG_TSEC2			1
362c8a7d9daSWang Huan #define CONFIG_TSEC2_NAME		"eTSEC2"
363c8a7d9daSWang Huan #define CONFIG_TSEC3			1
364c8a7d9daSWang Huan #define CONFIG_TSEC3_NAME		"eTSEC3"
365c8a7d9daSWang Huan 
366c8a7d9daSWang Huan #define TSEC1_PHY_ADDR			2
367c8a7d9daSWang Huan #define TSEC2_PHY_ADDR			0
368c8a7d9daSWang Huan #define TSEC3_PHY_ADDR			1
369c8a7d9daSWang Huan 
370c8a7d9daSWang Huan #define TSEC1_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
371c8a7d9daSWang Huan #define TSEC2_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
372c8a7d9daSWang Huan #define TSEC3_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
373c8a7d9daSWang Huan 
374c8a7d9daSWang Huan #define TSEC1_PHYIDX			0
375c8a7d9daSWang Huan #define TSEC2_PHYIDX			0
376c8a7d9daSWang Huan #define TSEC3_PHYIDX			0
377c8a7d9daSWang Huan 
378c8a7d9daSWang Huan #define CONFIG_ETHPRIME			"eTSEC1"
379c8a7d9daSWang Huan 
380c8a7d9daSWang Huan #define CONFIG_PHY_GIGE
381c8a7d9daSWang Huan #define CONFIG_PHYLIB
382c8a7d9daSWang Huan #define CONFIG_PHY_ATHEROS
383c8a7d9daSWang Huan 
384c8a7d9daSWang Huan #define CONFIG_HAS_ETH0
385c8a7d9daSWang Huan #define CONFIG_HAS_ETH1
386c8a7d9daSWang Huan #define CONFIG_HAS_ETH2
387c8a7d9daSWang Huan #endif
388c8a7d9daSWang Huan 
389da419027SMinghuan Lian /* PCIe */
390da419027SMinghuan Lian #define CONFIG_PCI		/* Enable PCI/PCIE */
391da419027SMinghuan Lian #define CONFIG_PCIE1		/* PCIE controler 1 */
392da419027SMinghuan Lian #define CONFIG_PCIE2		/* PCIE controler 2 */
393da419027SMinghuan Lian #define CONFIG_PCIE_LAYERSCAPE	/* Use common FSL Layerscape PCIe code */
394da419027SMinghuan Lian #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
395da419027SMinghuan Lian 
396180b8688SMinghuan Lian #define CONFIG_SYS_PCI_64BIT
397180b8688SMinghuan Lian 
398180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF	0x00000000
399180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_SIZE	0x00001000	/* 4k */
400180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF	0x00001000
401180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_SIZE	0x00001000	/* 4k */
402180b8688SMinghuan Lian 
403180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_BUS		0x00000000
404180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_PHYS_OFF	0x00010000
405180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_SIZE		0x00010000	/* 64k */
406180b8688SMinghuan Lian 
407180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_BUS		0x08000000
408180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_PHYS_OFF	0x04000000
409180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_SIZE	0x08000000	/* 128M */
410180b8688SMinghuan Lian 
411180b8688SMinghuan Lian #ifdef CONFIG_PCI
412180b8688SMinghuan Lian #define CONFIG_PCI_PNP
413180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW
414180b8688SMinghuan Lian #define CONFIG_CMD_PCI
415180b8688SMinghuan Lian #endif
416180b8688SMinghuan Lian 
417c8a7d9daSWang Huan #define CONFIG_CMD_PING
418c8a7d9daSWang Huan #define CONFIG_CMD_DHCP
419c8a7d9daSWang Huan #define CONFIG_CMD_MII
420c8a7d9daSWang Huan 
421c8a7d9daSWang Huan #define CONFIG_CMDLINE_TAG
422c8a7d9daSWang Huan #define CONFIG_CMDLINE_EDITING
4238415bb68SAlison Wang 
424947cee11SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
425947cee11SAlison Wang #undef CONFIG_CMD_IMLS
426947cee11SAlison Wang #endif
427947cee11SAlison Wang 
4281a2826f6SXiubo Li #define CONFIG_ARMV7_NONSEC
4291a2826f6SXiubo Li #define CONFIG_ARMV7_VIRT
4301a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN
431435acd83SMingkai Hu #define CONFIG_LAYERSCAPE_NS_ACCESS
4321a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR		0x01ee0200
4331a2826f6SXiubo Li #define CONFIG_TIMER_CLK_FREQ		12500000
4341a2826f6SXiubo Li 
435c8a7d9daSWang Huan #define CONFIG_HWCONFIG
43603c22449SZhuoyu Zhang #define HWCONFIG_BUFFER_SIZE		256
43703c22449SZhuoyu Zhang 
43803c22449SZhuoyu Zhang #define CONFIG_FSL_DEVICE_DISABLE
439c8a7d9daSWang Huan 
440c8a7d9daSWang Huan #define CONFIG_BOOTDELAY		3
441c8a7d9daSWang Huan 
44255d53ab4SAlison Wang #ifdef CONFIG_LPUART
44355d53ab4SAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS       \
44455d53ab4SAlison Wang 	"bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
445*7ff7166cSAlison Wang 	"initrd_high=0xffffffff\0"      \
446*7ff7166cSAlison Wang 	"fdt_high=0xffffffff\0"
44755d53ab4SAlison Wang #else
448c8a7d9daSWang Huan #define CONFIG_EXTRA_ENV_SETTINGS	\
449c8a7d9daSWang Huan 	"bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
450*7ff7166cSAlison Wang 	"initrd_high=0xffffffff\0"      \
451*7ff7166cSAlison Wang 	"fdt_high=0xffffffff\0"
45255d53ab4SAlison Wang #endif
453c8a7d9daSWang Huan 
454c8a7d9daSWang Huan /*
455c8a7d9daSWang Huan  * Miscellaneous configurable options
456c8a7d9daSWang Huan  */
457c8a7d9daSWang Huan #define CONFIG_SYS_LONGHELP		/* undef to save memory */
458c8a7d9daSWang Huan #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
459c8a7d9daSWang Huan #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
460c8a7d9daSWang Huan #define CONFIG_AUTO_COMPLETE
461c8a7d9daSWang Huan #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
462c8a7d9daSWang Huan #define CONFIG_SYS_PBSIZE		\
463c8a7d9daSWang Huan 		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
464c8a7d9daSWang Huan #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
465c8a7d9daSWang Huan #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
466c8a7d9daSWang Huan 
467c8a7d9daSWang Huan #define CONFIG_CMD_GREPENV
468c8a7d9daSWang Huan #define CONFIG_CMD_MEMINFO
469c8a7d9daSWang Huan #define CONFIG_CMD_MEMTEST
470c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_START	0x80000000
471c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_END		0x9fffffff
472c8a7d9daSWang Huan 
473c8a7d9daSWang Huan #define CONFIG_SYS_LOAD_ADDR		0x82000000
474c8a7d9daSWang Huan 
475660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID
476660673afSXiubo Li 
477c8a7d9daSWang Huan /*
478c8a7d9daSWang Huan  * Stack sizes
479c8a7d9daSWang Huan  * The stack sizes are set up in start.S using the settings below
480c8a7d9daSWang Huan  */
481c8a7d9daSWang Huan #define CONFIG_STACKSIZE		(30 * 1024)
482c8a7d9daSWang Huan 
483c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \
484c8a7d9daSWang Huan 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
485c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_ADDR \
486c8a7d9daSWang Huan 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
487c8a7d9daSWang Huan 
4888415bb68SAlison Wang #ifdef CONFIG_SPL_BUILD
4898415bb68SAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
4908415bb68SAlison Wang #else
491c8a7d9daSWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
4928415bb68SAlison Wang #endif
493c8a7d9daSWang Huan 
494713bf94fSZhao Qiang #define CONFIG_SYS_QE_FW_ADDR     0x600c0000
495eaa859e7SZhao Qiang 
496c8a7d9daSWang Huan /*
497c8a7d9daSWang Huan  * Environment
498c8a7d9daSWang Huan  */
499c8a7d9daSWang Huan #define CONFIG_ENV_OVERWRITE
500c8a7d9daSWang Huan 
5018415bb68SAlison Wang #if defined(CONFIG_SD_BOOT)
5028415bb68SAlison Wang #define CONFIG_ENV_OFFSET		0x100000
5038415bb68SAlison Wang #define CONFIG_ENV_IS_IN_MMC
5048415bb68SAlison Wang #define CONFIG_SYS_MMC_ENV_DEV		0
5058415bb68SAlison Wang #define CONFIG_ENV_SIZE			0x20000
506d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT)
507d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH
508d612f0abSAlison Wang #define CONFIG_ENV_SIZE			0x2000
509d612f0abSAlison Wang #define CONFIG_ENV_OFFSET		0x100000
510d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE		0x10000
5118415bb68SAlison Wang #else
512c8a7d9daSWang Huan #define CONFIG_ENV_IS_IN_FLASH
513c8a7d9daSWang Huan #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
514c8a7d9daSWang Huan #define CONFIG_ENV_SIZE			0x20000
515c8a7d9daSWang Huan #define CONFIG_ENV_SECT_SIZE		0x20000 /* 128K (one sector) */
5168415bb68SAlison Wang #endif
517c8a7d9daSWang Huan 
518c8a7d9daSWang Huan #define CONFIG_OF_LIBFDT
519c8a7d9daSWang Huan #define CONFIG_OF_BOARD_SETUP
5206b6db0d5SScott Wood #define CONFIG_OF_STDOUT_VIA_ALIAS
521c8a7d9daSWang Huan #define CONFIG_CMD_BOOTZ
522c8a7d9daSWang Huan 
5234ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R
5244ba4a095SRuchika Gupta 
5254ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
5264ba4a095SRuchika Gupta #define CONFIG_CMD_HASH
5274ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL
5284ba4a095SRuchika Gupta 
529ba474020SRuchika Gupta #ifdef CONFIG_SECURE_BOOT
530ba474020SRuchika Gupta #define CONFIG_CMD_BLOB
531562583deSgaurav rana #include <asm/fsl_secure_boot.h>
532ba474020SRuchika Gupta #endif
533ba474020SRuchika Gupta 
534c8a7d9daSWang Huan #endif
535