1c8a7d9daSWang Huan /* 2c8a7d9daSWang Huan * Copyright 2014 Freescale Semiconductor, Inc. 3c8a7d9daSWang Huan * 4c8a7d9daSWang Huan * SPDX-License-Identifier: GPL-2.0+ 5c8a7d9daSWang Huan */ 6c8a7d9daSWang Huan 7c8a7d9daSWang Huan #ifndef __CONFIG_H 8c8a7d9daSWang Huan #define __CONFIG_H 9c8a7d9daSWang Huan 10c8a7d9daSWang Huan #define CONFIG_LS102XA 11c8a7d9daSWang Huan 12aeb901f2SHongbo Zhang #define CONFIG_ARMV7_PSCI_1_0 13340848b1SWang Dongsheng 143288628aSHongbo Zhang #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR 153288628aSHongbo Zhang 1618fb0e3cSGong Qianyu #define CONFIG_SYS_FSL_CLK 17c8a7d9daSWang Huan 18c8a7d9daSWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT 19c8a7d9daSWang Huan #define CONFIG_BOARD_EARLY_INIT_F 2099e1bd42STang Yuantian #define CONFIG_DEEP_SLEEP 21c8a7d9daSWang Huan 22c8a7d9daSWang Huan /* 23c8a7d9daSWang Huan * Size of malloc() pool 24c8a7d9daSWang Huan */ 25c8a7d9daSWang Huan #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 26c8a7d9daSWang Huan 27c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 28c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 29c8a7d9daSWang Huan 30c8a7d9daSWang Huan /* 3110a28644SRamneek Mehresh * USB 3210a28644SRamneek Mehresh */ 3310a28644SRamneek Mehresh 3410a28644SRamneek Mehresh /* 3510a28644SRamneek Mehresh * EHCI Support - disbaled by default as 3610a28644SRamneek Mehresh * there is no signal coming out of soc on 3710a28644SRamneek Mehresh * this board for this controller. However, 3810a28644SRamneek Mehresh * the silicon still has this controller, 3910a28644SRamneek Mehresh * and anyone can use this controller by 4010a28644SRamneek Mehresh * taking signals out on their board. 4110a28644SRamneek Mehresh */ 4210a28644SRamneek Mehresh 4310a28644SRamneek Mehresh /*#define CONFIG_HAS_FSL_DR_USB*/ 4410a28644SRamneek Mehresh 4510a28644SRamneek Mehresh #ifdef CONFIG_HAS_FSL_DR_USB 4610a28644SRamneek Mehresh #define CONFIG_USB_EHCI 4710a28644SRamneek Mehresh #define CONFIG_USB_EHCI_FSL 4810a28644SRamneek Mehresh #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 4910a28644SRamneek Mehresh #endif 5010a28644SRamneek Mehresh 5110a28644SRamneek Mehresh /* XHCI Support - enabled by default */ 5210a28644SRamneek Mehresh #define CONFIG_HAS_FSL_XHCI_USB 5310a28644SRamneek Mehresh 5410a28644SRamneek Mehresh #ifdef CONFIG_HAS_FSL_XHCI_USB 5510a28644SRamneek Mehresh #define CONFIG_USB_XHCI_FSL 5610a28644SRamneek Mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 5710a28644SRamneek Mehresh #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 5810a28644SRamneek Mehresh #endif 5910a28644SRamneek Mehresh 6010a28644SRamneek Mehresh /* 61c8a7d9daSWang Huan * Generic Timer Definitions 62c8a7d9daSWang Huan */ 63c8a7d9daSWang Huan #define GENERIC_TIMER_CLK 12500000 64c8a7d9daSWang Huan 65c8a7d9daSWang Huan #define CONFIG_SYS_CLK_FREQ 100000000 66c8a7d9daSWang Huan #define CONFIG_DDR_CLK_FREQ 100000000 67c8a7d9daSWang Huan 68a88cc3bdSYork Sun #define DDR_SDRAM_CFG 0x470c0008 69a88cc3bdSYork Sun #define DDR_CS0_BNDS 0x008000bf 70a88cc3bdSYork Sun #define DDR_CS0_CONFIG 0x80014302 71a88cc3bdSYork Sun #define DDR_TIMING_CFG_0 0x50550004 72a88cc3bdSYork Sun #define DDR_TIMING_CFG_1 0xbcb38c56 73a88cc3bdSYork Sun #define DDR_TIMING_CFG_2 0x0040d120 74a88cc3bdSYork Sun #define DDR_TIMING_CFG_3 0x010e1000 75a88cc3bdSYork Sun #define DDR_TIMING_CFG_4 0x00000001 76a88cc3bdSYork Sun #define DDR_TIMING_CFG_5 0x03401400 77a88cc3bdSYork Sun #define DDR_SDRAM_CFG_2 0x00401010 78a88cc3bdSYork Sun #define DDR_SDRAM_MODE 0x00061c60 79a88cc3bdSYork Sun #define DDR_SDRAM_MODE_2 0x00180000 80a88cc3bdSYork Sun #define DDR_SDRAM_INTERVAL 0x18600618 81a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL 0x8655f605 82a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_2 0x05060607 83a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_3 0x05050505 84a88cc3bdSYork Sun #define DDR_DDR_CDR1 0x80040000 85a88cc3bdSYork Sun #define DDR_DDR_CDR2 0x00000001 86a88cc3bdSYork Sun #define DDR_SDRAM_CLK_CNTL 0x02000000 87a88cc3bdSYork Sun #define DDR_DDR_ZQ_CNTL 0x89080600 88a88cc3bdSYork Sun #define DDR_CS0_CONFIG_2 0 89a88cc3bdSYork Sun #define DDR_SDRAM_CFG_MEM_EN 0x80000000 9099e1bd42STang Yuantian #define SDRAM_CFG2_D_INIT 0x00000010 9199e1bd42STang Yuantian #define DDR_CDR2_VREF_TRAIN_EN 0x00000080 9299e1bd42STang Yuantian #define SDRAM_CFG2_FRC_SR 0x80000000 9399e1bd42STang Yuantian #define SDRAM_CFG_BI 0x00000001 94a88cc3bdSYork Sun 958415bb68SAlison Wang #ifdef CONFIG_RAMBOOT_PBL 968415bb68SAlison Wang #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg 978415bb68SAlison Wang #endif 988415bb68SAlison Wang 998415bb68SAlison Wang #ifdef CONFIG_SD_BOOT 100947cee11SAlison Wang #ifdef CONFIG_SD_BOOT_QSPI 101947cee11SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW \ 102947cee11SAlison Wang board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg 103947cee11SAlison Wang #else 104947cee11SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW \ 105947cee11SAlison Wang board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg 106947cee11SAlison Wang #endif 1078415bb68SAlison Wang #define CONFIG_SPL_FRAMEWORK 1088415bb68SAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 109e7e720c2SSumit Garg 110e7e720c2SSumit Garg #ifdef CONFIG_SECURE_BOOT 111e7e720c2SSumit Garg /* 112e7e720c2SSumit Garg * HDR would be appended at end of image and copied to DDR along 113e7e720c2SSumit Garg * with U-Boot image. 114e7e720c2SSumit Garg */ 115*693d4c9fSSemen Protsenko #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) 116e7e720c2SSumit Garg #endif /* ifdef CONFIG_SECURE_BOOT */ 1178415bb68SAlison Wang 1188415bb68SAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 1198415bb68SAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 1208415bb68SAlison Wang #define CONFIG_SPL_STACK 0x1001d000 1218415bb68SAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 1228415bb68SAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 1238415bb68SAlison Wang 12499e1bd42STang Yuantian #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 12599e1bd42STang Yuantian CONFIG_SYS_MONITOR_LEN) 1268415bb68SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 1278415bb68SAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 1288415bb68SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 129e7e720c2SSumit Garg 130e7e720c2SSumit Garg #ifdef CONFIG_U_BOOT_HDR_SIZE 131e7e720c2SSumit Garg /* 132e7e720c2SSumit Garg * HDR would be appended at end of image and copied to DDR along 133e7e720c2SSumit Garg * with U-Boot image. Here u-boot max. size is 512K. So if binary 134e7e720c2SSumit Garg * size increases then increase this size in case of secure boot as 135e7e720c2SSumit Garg * it uses raw u-boot image instead of fit image. 136e7e720c2SSumit Garg */ 137e7e720c2SSumit Garg #define CONFIG_SYS_MONITOR_LEN (0x80000 + CONFIG_U_BOOT_HDR_SIZE) 138e7e720c2SSumit Garg #else 1398415bb68SAlison Wang #define CONFIG_SYS_MONITOR_LEN 0x80000 140e7e720c2SSumit Garg #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */ 1418415bb68SAlison Wang #endif 1428415bb68SAlison Wang 143d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 144d612f0abSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x40010000 145947cee11SAlison Wang #endif 146947cee11SAlison Wang 147947cee11SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 148d612f0abSAlison Wang #define CONFIG_SYS_NO_FLASH 149d612f0abSAlison Wang #endif 150d612f0abSAlison Wang 151c8a7d9daSWang Huan #ifndef CONFIG_SYS_TEXT_BASE 1521c69a51cSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x60100000 153c8a7d9daSWang Huan #endif 154c8a7d9daSWang Huan 155c8a7d9daSWang Huan #define CONFIG_NR_DRAM_BANKS 1 156c8a7d9daSWang Huan #define PHYS_SDRAM 0x80000000 157c8a7d9daSWang Huan #define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024) 158c8a7d9daSWang Huan 159c8a7d9daSWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 160c8a7d9daSWang Huan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 161c8a7d9daSWang Huan 1624ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM /* Enable CAAM */ 1634ba4a095SRuchika Gupta 1644c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \ 1654c59ab9cSAlison Wang !defined(CONFIG_QSPI_BOOT) 166eaa859e7SZhao Qiang #define CONFIG_U_QE 167eaa859e7SZhao Qiang #endif 168eaa859e7SZhao Qiang 169c8a7d9daSWang Huan /* 170c8a7d9daSWang Huan * IFC Definitions 171c8a7d9daSWang Huan */ 172947cee11SAlison Wang #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 173c8a7d9daSWang Huan #define CONFIG_FSL_IFC 174c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE 0x60000000 175c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 176c8a7d9daSWang Huan 177c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 178c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 179c8a7d9daSWang Huan CSPR_PORT_SIZE_16 | \ 180c8a7d9daSWang Huan CSPR_MSEL_NOR | \ 181c8a7d9daSWang Huan CSPR_V) 182c8a7d9daSWang Huan #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 183c8a7d9daSWang Huan 184c8a7d9daSWang Huan /* NOR Flash Timing Params */ 185c8a7d9daSWang Huan #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 186c8a7d9daSWang Huan CSOR_NOR_TRHZ_80) 187c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 188c8a7d9daSWang Huan FTIM0_NOR_TEADC(0x5) | \ 189c8a7d9daSWang Huan FTIM0_NOR_TAVDS(0x0) | \ 190c8a7d9daSWang Huan FTIM0_NOR_TEAHC(0x5)) 191c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 192c8a7d9daSWang Huan FTIM1_NOR_TRAD_NOR(0x1A) | \ 193c8a7d9daSWang Huan FTIM1_NOR_TSEQRAD_NOR(0x13)) 194c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 195c8a7d9daSWang Huan FTIM2_NOR_TCH(0x4) | \ 196c8a7d9daSWang Huan FTIM2_NOR_TWP(0x1c) | \ 197c8a7d9daSWang Huan FTIM2_NOR_TWPH(0x0e)) 198c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM3 0 199c8a7d9daSWang Huan 200c8a7d9daSWang Huan #define CONFIG_FLASH_CFI_DRIVER 201c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_CFI 202c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 203c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST 204c8a7d9daSWang Huan #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 205c8a7d9daSWang Huan 206c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 207c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 208c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 209c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 210c8a7d9daSWang Huan 211c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO 212c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS } 213c8a7d9daSWang Huan 214c8a7d9daSWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 215272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA 216d612f0abSAlison Wang #endif 217c8a7d9daSWang Huan 218c8a7d9daSWang Huan /* CPLD */ 219c8a7d9daSWang Huan 220c8a7d9daSWang Huan #define CONFIG_SYS_CPLD_BASE 0x7fb00000 221c8a7d9daSWang Huan #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE 222c8a7d9daSWang Huan 223c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 224c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \ 225c8a7d9daSWang Huan CSPR_PORT_SIZE_8 | \ 226c8a7d9daSWang Huan CSPR_MSEL_GPCM | \ 227c8a7d9daSWang Huan CSPR_V) 228c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 229c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 230c8a7d9daSWang Huan CSOR_NOR_NOR_MODE_AVD_NOR | \ 231c8a7d9daSWang Huan CSOR_NOR_TRHZ_80) 232c8a7d9daSWang Huan 233c8a7d9daSWang Huan /* CPLD Timing parameters for IFC GPCM */ 234c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \ 235c8a7d9daSWang Huan FTIM0_GPCM_TEADC(0xf) | \ 236c8a7d9daSWang Huan FTIM0_GPCM_TEAHC(0xf)) 237c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 238c8a7d9daSWang Huan FTIM1_GPCM_TRAD(0x3f)) 239c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ 240c8a7d9daSWang Huan FTIM2_GPCM_TCH(0xf) | \ 241c8a7d9daSWang Huan FTIM2_GPCM_TWP(0xff)) 242c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM3 0x0 243c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 244c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 245c8a7d9daSWang Huan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 246c8a7d9daSWang Huan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 247c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 248c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 249c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 250c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 251c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT 252c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR 253c8a7d9daSWang Huan #define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK 254c8a7d9daSWang Huan #define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR 255c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0 256c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1 257c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2 258c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3 259c8a7d9daSWang Huan 260c8a7d9daSWang Huan /* 261c8a7d9daSWang Huan * Serial Port 262c8a7d9daSWang Huan */ 26355d53ab4SAlison Wang #ifdef CONFIG_LPUART 26455d53ab4SAlison Wang #define CONFIG_LPUART_32B_REG 26555d53ab4SAlison Wang #else 266c8a7d9daSWang Huan #define CONFIG_CONS_INDEX 1 267c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_SERIAL 268f833cd62SBin Meng #ifndef CONFIG_DM_SERIAL 269c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_REG_SIZE 1 270f833cd62SBin Meng #endif 271c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_CLK get_serial_clock() 27255d53ab4SAlison Wang #endif 273c8a7d9daSWang Huan 274c8a7d9daSWang Huan #define CONFIG_BAUDRATE 115200 275c8a7d9daSWang Huan 276c8a7d9daSWang Huan /* 277c8a7d9daSWang Huan * I2C 278c8a7d9daSWang Huan */ 279c8a7d9daSWang Huan #define CONFIG_SYS_I2C 280c8a7d9daSWang Huan #define CONFIG_SYS_I2C_MXC 28103544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 28203544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 283f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 284c8a7d9daSWang Huan 2855175a288SAlison Wang /* EEPROM */ 2865175a288SAlison Wang #define CONFIG_ID_EEPROM 2875175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_NXID 2885175a288SAlison Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 2895175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 2905175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 2915175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 2925175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 2935175a288SAlison Wang 294c8a7d9daSWang Huan /* 295c8a7d9daSWang Huan * MMC 296c8a7d9daSWang Huan */ 297c8a7d9daSWang Huan #define CONFIG_MMC 298c8a7d9daSWang Huan #define CONFIG_FSL_ESDHC 299c8a7d9daSWang Huan #define CONFIG_GENERIC_MMC 300c8a7d9daSWang Huan 3018251ed23SAlison Wang #define CONFIG_DOS_PARTITION 3028251ed23SAlison Wang 3039dd3d3c0SHaikun Wang /* SPI */ 304947cee11SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 3059dd3d3c0SHaikun Wang /* QSPI */ 306d612f0abSAlison Wang #define QSPI0_AMBA_BASE 0x40000000 307d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE (1 << 24) 308d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM 2 3099dd3d3c0SHaikun Wang 31003d1d568SYao Yuan /* DSPI */ 31103d1d568SYao Yuan #endif 31203d1d568SYao Yuan 3139dd3d3c0SHaikun Wang /* DM SPI */ 3149dd3d3c0SHaikun Wang #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI) 3159dd3d3c0SHaikun Wang #define CONFIG_DM_SPI_FLASH 3169dd3d3c0SHaikun Wang #endif 317d612f0abSAlison Wang 318c8a7d9daSWang Huan /* 319b4ecc8c6SWang Huan * Video 320b4ecc8c6SWang Huan */ 321b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_FB 322b4ecc8c6SWang Huan 323b4ecc8c6SWang Huan #ifdef CONFIG_FSL_DCU_FB 324b4ecc8c6SWang Huan #define CONFIG_CMD_BMP 325b4ecc8c6SWang Huan #define CONFIG_VIDEO_LOGO 326b4ecc8c6SWang Huan #define CONFIG_VIDEO_BMP_LOGO 327b4ecc8c6SWang Huan 328b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_SII9022A 329b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_BUS_NUM 1 330b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_ADDR 0x39 331b4ecc8c6SWang Huan #endif 332b4ecc8c6SWang Huan 333b4ecc8c6SWang Huan /* 334c8a7d9daSWang Huan * eTSEC 335c8a7d9daSWang Huan */ 336c8a7d9daSWang Huan #define CONFIG_TSEC_ENET 337c8a7d9daSWang Huan 338c8a7d9daSWang Huan #ifdef CONFIG_TSEC_ENET 339c8a7d9daSWang Huan #define CONFIG_MII 340c8a7d9daSWang Huan #define CONFIG_MII_DEFAULT_TSEC 1 341c8a7d9daSWang Huan #define CONFIG_TSEC1 1 342c8a7d9daSWang Huan #define CONFIG_TSEC1_NAME "eTSEC1" 343c8a7d9daSWang Huan #define CONFIG_TSEC2 1 344c8a7d9daSWang Huan #define CONFIG_TSEC2_NAME "eTSEC2" 345c8a7d9daSWang Huan #define CONFIG_TSEC3 1 346c8a7d9daSWang Huan #define CONFIG_TSEC3_NAME "eTSEC3" 347c8a7d9daSWang Huan 348c8a7d9daSWang Huan #define TSEC1_PHY_ADDR 2 349c8a7d9daSWang Huan #define TSEC2_PHY_ADDR 0 350c8a7d9daSWang Huan #define TSEC3_PHY_ADDR 1 351c8a7d9daSWang Huan 352c8a7d9daSWang Huan #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 353c8a7d9daSWang Huan #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 354c8a7d9daSWang Huan #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 355c8a7d9daSWang Huan 356c8a7d9daSWang Huan #define TSEC1_PHYIDX 0 357c8a7d9daSWang Huan #define TSEC2_PHYIDX 0 358c8a7d9daSWang Huan #define TSEC3_PHYIDX 0 359c8a7d9daSWang Huan 360c8a7d9daSWang Huan #define CONFIG_ETHPRIME "eTSEC1" 361c8a7d9daSWang Huan 362c8a7d9daSWang Huan #define CONFIG_PHY_GIGE 363c8a7d9daSWang Huan #define CONFIG_PHYLIB 364c8a7d9daSWang Huan #define CONFIG_PHY_ATHEROS 365c8a7d9daSWang Huan 366c8a7d9daSWang Huan #define CONFIG_HAS_ETH0 367c8a7d9daSWang Huan #define CONFIG_HAS_ETH1 368c8a7d9daSWang Huan #define CONFIG_HAS_ETH2 369c8a7d9daSWang Huan #endif 370c8a7d9daSWang Huan 371da419027SMinghuan Lian /* PCIe */ 372b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 373b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 374da419027SMinghuan Lian #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ 375da419027SMinghuan Lian #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie" 376da419027SMinghuan Lian 377180b8688SMinghuan Lian #define CONFIG_SYS_PCI_64BIT 378180b8688SMinghuan Lian 379180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000 380180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */ 381180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000 382180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */ 383180b8688SMinghuan Lian 384180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_BUS 0x00000000 385180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000 386180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */ 387180b8688SMinghuan Lian 388180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000 389180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000 390180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */ 391180b8688SMinghuan Lian 392180b8688SMinghuan Lian #ifdef CONFIG_PCI 393180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW 394180b8688SMinghuan Lian #define CONFIG_CMD_PCI 395180b8688SMinghuan Lian #endif 396180b8688SMinghuan Lian 397c8a7d9daSWang Huan #define CONFIG_CMDLINE_TAG 398c8a7d9daSWang Huan #define CONFIG_CMDLINE_EDITING 3998415bb68SAlison Wang 4001a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN 401435acd83SMingkai Hu #define CONFIG_LAYERSCAPE_NS_ACCESS 4021a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR 0x01ee0200 4031a2826f6SXiubo Li #define CONFIG_TIMER_CLK_FREQ 12500000 4041a2826f6SXiubo Li 405c8a7d9daSWang Huan #define CONFIG_HWCONFIG 40603c22449SZhuoyu Zhang #define HWCONFIG_BUFFER_SIZE 256 40703c22449SZhuoyu Zhang 40803c22449SZhuoyu Zhang #define CONFIG_FSL_DEVICE_DISABLE 409c8a7d9daSWang Huan 410c8a7d9daSWang Huan 41155d53ab4SAlison Wang #ifdef CONFIG_LPUART 41255d53ab4SAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 41355d53ab4SAlison Wang "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ 4147ff7166cSAlison Wang "initrd_high=0xffffffff\0" \ 4157ff7166cSAlison Wang "fdt_high=0xffffffff\0" 41655d53ab4SAlison Wang #else 417c8a7d9daSWang Huan #define CONFIG_EXTRA_ENV_SETTINGS \ 418c8a7d9daSWang Huan "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 4197ff7166cSAlison Wang "initrd_high=0xffffffff\0" \ 4207ff7166cSAlison Wang "fdt_high=0xffffffff\0" 42155d53ab4SAlison Wang #endif 422c8a7d9daSWang Huan 423c8a7d9daSWang Huan /* 424c8a7d9daSWang Huan * Miscellaneous configurable options 425c8a7d9daSWang Huan */ 426c8a7d9daSWang Huan #define CONFIG_SYS_LONGHELP /* undef to save memory */ 427c8a7d9daSWang Huan #define CONFIG_AUTO_COMPLETE 428c8a7d9daSWang Huan #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 429c8a7d9daSWang Huan #define CONFIG_SYS_PBSIZE \ 430c8a7d9daSWang Huan (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 431c8a7d9daSWang Huan #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 432c8a7d9daSWang Huan #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 433c8a7d9daSWang Huan 434c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_START 0x80000000 435c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_END 0x9fffffff 436c8a7d9daSWang Huan 437c8a7d9daSWang Huan #define CONFIG_SYS_LOAD_ADDR 0x82000000 438c8a7d9daSWang Huan 439660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID 440660673afSXiubo Li 441c8a7d9daSWang Huan /* 442c8a7d9daSWang Huan * Stack sizes 443c8a7d9daSWang Huan * The stack sizes are set up in start.S using the settings below 444c8a7d9daSWang Huan */ 445c8a7d9daSWang Huan #define CONFIG_STACKSIZE (30 * 1024) 446c8a7d9daSWang Huan 447c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \ 448c8a7d9daSWang Huan (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 449c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_ADDR \ 450c8a7d9daSWang Huan (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 451c8a7d9daSWang Huan 4528415bb68SAlison Wang #ifdef CONFIG_SPL_BUILD 4538415bb68SAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 4548415bb68SAlison Wang #else 455c8a7d9daSWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 4568415bb68SAlison Wang #endif 457c8a7d9daSWang Huan 458713bf94fSZhao Qiang #define CONFIG_SYS_QE_FW_ADDR 0x600c0000 459eaa859e7SZhao Qiang 460c8a7d9daSWang Huan /* 461c8a7d9daSWang Huan * Environment 462c8a7d9daSWang Huan */ 463c8a7d9daSWang Huan #define CONFIG_ENV_OVERWRITE 464c8a7d9daSWang Huan 4658415bb68SAlison Wang #if defined(CONFIG_SD_BOOT) 4668415bb68SAlison Wang #define CONFIG_ENV_OFFSET 0x100000 4678415bb68SAlison Wang #define CONFIG_ENV_IS_IN_MMC 4688415bb68SAlison Wang #define CONFIG_SYS_MMC_ENV_DEV 0 4698415bb68SAlison Wang #define CONFIG_ENV_SIZE 0x20000 470d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT) 471d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH 472d612f0abSAlison Wang #define CONFIG_ENV_SIZE 0x2000 473d612f0abSAlison Wang #define CONFIG_ENV_OFFSET 0x100000 474d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE 0x10000 4758415bb68SAlison Wang #else 476c8a7d9daSWang Huan #define CONFIG_ENV_IS_IN_FLASH 477c8a7d9daSWang Huan #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 478c8a7d9daSWang Huan #define CONFIG_ENV_SIZE 0x20000 479c8a7d9daSWang Huan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 4808415bb68SAlison Wang #endif 481c8a7d9daSWang Huan 4824ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R 4834ba4a095SRuchika Gupta 4844ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 485ef6c55a2SAneesh Bansal #ifdef CONFIG_FSL_CAAM 4864ba4a095SRuchika Gupta #define CONFIG_CMD_HASH 4874ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL 488ef6c55a2SAneesh Bansal #endif 489ef6c55a2SAneesh Bansal 490ef6c55a2SAneesh Bansal #include <asm/fsl_secure_boot.h> 491cc7b8b9aSAlison Wang #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 4924ba4a095SRuchika Gupta 493c8a7d9daSWang Huan #endif 494