1c8a7d9daSWang Huan /* 2c8a7d9daSWang Huan * Copyright 2014 Freescale Semiconductor, Inc. 3c8a7d9daSWang Huan * 4c8a7d9daSWang Huan * SPDX-License-Identifier: GPL-2.0+ 5c8a7d9daSWang Huan */ 6c8a7d9daSWang Huan 7c8a7d9daSWang Huan #ifndef __CONFIG_H 8c8a7d9daSWang Huan #define __CONFIG_H 9c8a7d9daSWang Huan 10aeb901f2SHongbo Zhang #define CONFIG_ARMV7_PSCI_1_0 11340848b1SWang Dongsheng 123288628aSHongbo Zhang #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR 133288628aSHongbo Zhang 1418fb0e3cSGong Qianyu #define CONFIG_SYS_FSL_CLK 15c8a7d9daSWang Huan 16c8a7d9daSWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT 1799e1bd42STang Yuantian #define CONFIG_DEEP_SLEEP 18c8a7d9daSWang Huan 19c8a7d9daSWang Huan /* 20c8a7d9daSWang Huan * Size of malloc() pool 21c8a7d9daSWang Huan */ 22c8a7d9daSWang Huan #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 23c8a7d9daSWang Huan 24c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 25c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 26c8a7d9daSWang Huan 27c8a7d9daSWang Huan /* 2810a28644SRamneek Mehresh * USB 2910a28644SRamneek Mehresh */ 3010a28644SRamneek Mehresh 3110a28644SRamneek Mehresh /* 3210a28644SRamneek Mehresh * EHCI Support - disbaled by default as 3310a28644SRamneek Mehresh * there is no signal coming out of soc on 3410a28644SRamneek Mehresh * this board for this controller. However, 3510a28644SRamneek Mehresh * the silicon still has this controller, 3610a28644SRamneek Mehresh * and anyone can use this controller by 3710a28644SRamneek Mehresh * taking signals out on their board. 3810a28644SRamneek Mehresh */ 3910a28644SRamneek Mehresh 4010a28644SRamneek Mehresh /*#define CONFIG_HAS_FSL_DR_USB*/ 4110a28644SRamneek Mehresh 4210a28644SRamneek Mehresh #ifdef CONFIG_HAS_FSL_DR_USB 4310a28644SRamneek Mehresh #define CONFIG_USB_EHCI_FSL 4410a28644SRamneek Mehresh #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 4510a28644SRamneek Mehresh #endif 4610a28644SRamneek Mehresh 4710a28644SRamneek Mehresh /* XHCI Support - enabled by default */ 4810a28644SRamneek Mehresh #define CONFIG_HAS_FSL_XHCI_USB 4910a28644SRamneek Mehresh 5010a28644SRamneek Mehresh #ifdef CONFIG_HAS_FSL_XHCI_USB 5110a28644SRamneek Mehresh #define CONFIG_USB_XHCI_FSL 5210a28644SRamneek Mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 5310a28644SRamneek Mehresh #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 5410a28644SRamneek Mehresh #endif 5510a28644SRamneek Mehresh 56c8a7d9daSWang Huan #define CONFIG_SYS_CLK_FREQ 100000000 57c8a7d9daSWang Huan #define CONFIG_DDR_CLK_FREQ 100000000 58c8a7d9daSWang Huan 59a88cc3bdSYork Sun #define DDR_SDRAM_CFG 0x470c0008 60a88cc3bdSYork Sun #define DDR_CS0_BNDS 0x008000bf 61a88cc3bdSYork Sun #define DDR_CS0_CONFIG 0x80014302 62a88cc3bdSYork Sun #define DDR_TIMING_CFG_0 0x50550004 63a88cc3bdSYork Sun #define DDR_TIMING_CFG_1 0xbcb38c56 64a88cc3bdSYork Sun #define DDR_TIMING_CFG_2 0x0040d120 65a88cc3bdSYork Sun #define DDR_TIMING_CFG_3 0x010e1000 66a88cc3bdSYork Sun #define DDR_TIMING_CFG_4 0x00000001 67a88cc3bdSYork Sun #define DDR_TIMING_CFG_5 0x03401400 68a88cc3bdSYork Sun #define DDR_SDRAM_CFG_2 0x00401010 69a88cc3bdSYork Sun #define DDR_SDRAM_MODE 0x00061c60 70a88cc3bdSYork Sun #define DDR_SDRAM_MODE_2 0x00180000 71a88cc3bdSYork Sun #define DDR_SDRAM_INTERVAL 0x18600618 72a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL 0x8655f605 73a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_2 0x05060607 74a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_3 0x05050505 75a88cc3bdSYork Sun #define DDR_DDR_CDR1 0x80040000 76a88cc3bdSYork Sun #define DDR_DDR_CDR2 0x00000001 77a88cc3bdSYork Sun #define DDR_SDRAM_CLK_CNTL 0x02000000 78a88cc3bdSYork Sun #define DDR_DDR_ZQ_CNTL 0x89080600 79a88cc3bdSYork Sun #define DDR_CS0_CONFIG_2 0 80a88cc3bdSYork Sun #define DDR_SDRAM_CFG_MEM_EN 0x80000000 8199e1bd42STang Yuantian #define SDRAM_CFG2_D_INIT 0x00000010 8299e1bd42STang Yuantian #define DDR_CDR2_VREF_TRAIN_EN 0x00000080 8399e1bd42STang Yuantian #define SDRAM_CFG2_FRC_SR 0x80000000 8499e1bd42STang Yuantian #define SDRAM_CFG_BI 0x00000001 85a88cc3bdSYork Sun 868415bb68SAlison Wang #ifdef CONFIG_RAMBOOT_PBL 878415bb68SAlison Wang #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg 888415bb68SAlison Wang #endif 898415bb68SAlison Wang 908415bb68SAlison Wang #ifdef CONFIG_SD_BOOT 91947cee11SAlison Wang #ifdef CONFIG_SD_BOOT_QSPI 92947cee11SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW \ 93947cee11SAlison Wang board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg 94947cee11SAlison Wang #else 95947cee11SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW \ 96947cee11SAlison Wang board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg 97947cee11SAlison Wang #endif 988415bb68SAlison Wang #define CONFIG_SPL_FRAMEWORK 998415bb68SAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 100e7e720c2SSumit Garg 101e7e720c2SSumit Garg #ifdef CONFIG_SECURE_BOOT 102e7e720c2SSumit Garg /* 103e7e720c2SSumit Garg * HDR would be appended at end of image and copied to DDR along 104e7e720c2SSumit Garg * with U-Boot image. 105e7e720c2SSumit Garg */ 106693d4c9fSSemen Protsenko #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) 107e7e720c2SSumit Garg #endif /* ifdef CONFIG_SECURE_BOOT */ 1088415bb68SAlison Wang 1098415bb68SAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 1108415bb68SAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 1118415bb68SAlison Wang #define CONFIG_SPL_STACK 0x1001d000 1128415bb68SAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 1138415bb68SAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 1148415bb68SAlison Wang 11599e1bd42STang Yuantian #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 11699e1bd42STang Yuantian CONFIG_SYS_MONITOR_LEN) 1178415bb68SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 1188415bb68SAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 1198415bb68SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 120e7e720c2SSumit Garg 121e7e720c2SSumit Garg #ifdef CONFIG_U_BOOT_HDR_SIZE 122e7e720c2SSumit Garg /* 123e7e720c2SSumit Garg * HDR would be appended at end of image and copied to DDR along 124e7e720c2SSumit Garg * with U-Boot image. Here u-boot max. size is 512K. So if binary 125e7e720c2SSumit Garg * size increases then increase this size in case of secure boot as 126e7e720c2SSumit Garg * it uses raw u-boot image instead of fit image. 127e7e720c2SSumit Garg */ 1289b6639faSVinitha Pillai #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) 129e7e720c2SSumit Garg #else 1309b6639faSVinitha Pillai #define CONFIG_SYS_MONITOR_LEN 0x100000 131e7e720c2SSumit Garg #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */ 1328415bb68SAlison Wang #endif 1338415bb68SAlison Wang 134d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 135615bfce5SAlison Wang #define CONFIG_SYS_TEXT_BASE 0x40100000 136947cee11SAlison Wang #endif 137947cee11SAlison Wang 138c8a7d9daSWang Huan #ifndef CONFIG_SYS_TEXT_BASE 1391c69a51cSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x60100000 140c8a7d9daSWang Huan #endif 141c8a7d9daSWang Huan 142c8a7d9daSWang Huan #define CONFIG_NR_DRAM_BANKS 1 143c8a7d9daSWang Huan #define PHYS_SDRAM 0x80000000 144c8a7d9daSWang Huan #define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024) 145c8a7d9daSWang Huan 146c8a7d9daSWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 147c8a7d9daSWang Huan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 148c8a7d9daSWang Huan 1494c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \ 1504c59ab9cSAlison Wang !defined(CONFIG_QSPI_BOOT) 151eaa859e7SZhao Qiang #define CONFIG_U_QE 152*5aa03dddSZhao Qiang #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 153eaa859e7SZhao Qiang #endif 154eaa859e7SZhao Qiang 155c8a7d9daSWang Huan /* 156c8a7d9daSWang Huan * IFC Definitions 157c8a7d9daSWang Huan */ 158947cee11SAlison Wang #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 159c8a7d9daSWang Huan #define CONFIG_FSL_IFC 160c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE 0x60000000 161c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 162c8a7d9daSWang Huan 163c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 164c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 165c8a7d9daSWang Huan CSPR_PORT_SIZE_16 | \ 166c8a7d9daSWang Huan CSPR_MSEL_NOR | \ 167c8a7d9daSWang Huan CSPR_V) 168c8a7d9daSWang Huan #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 169c8a7d9daSWang Huan 170c8a7d9daSWang Huan /* NOR Flash Timing Params */ 171c8a7d9daSWang Huan #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 172c8a7d9daSWang Huan CSOR_NOR_TRHZ_80) 173c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 174c8a7d9daSWang Huan FTIM0_NOR_TEADC(0x5) | \ 175c8a7d9daSWang Huan FTIM0_NOR_TAVDS(0x0) | \ 176c8a7d9daSWang Huan FTIM0_NOR_TEAHC(0x5)) 177c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 178c8a7d9daSWang Huan FTIM1_NOR_TRAD_NOR(0x1A) | \ 179c8a7d9daSWang Huan FTIM1_NOR_TSEQRAD_NOR(0x13)) 180c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 181c8a7d9daSWang Huan FTIM2_NOR_TCH(0x4) | \ 182c8a7d9daSWang Huan FTIM2_NOR_TWP(0x1c) | \ 183c8a7d9daSWang Huan FTIM2_NOR_TWPH(0x0e)) 184c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM3 0 185c8a7d9daSWang Huan 186c8a7d9daSWang Huan #define CONFIG_FLASH_CFI_DRIVER 187c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_CFI 188c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 189c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST 190c8a7d9daSWang Huan #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 191c8a7d9daSWang Huan 192c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 193c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 194c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 195c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 196c8a7d9daSWang Huan 197c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO 198c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS } 199c8a7d9daSWang Huan 200c8a7d9daSWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 201272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA 202d612f0abSAlison Wang #endif 203c8a7d9daSWang Huan 204c8a7d9daSWang Huan /* CPLD */ 205c8a7d9daSWang Huan 206c8a7d9daSWang Huan #define CONFIG_SYS_CPLD_BASE 0x7fb00000 207c8a7d9daSWang Huan #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE 208c8a7d9daSWang Huan 209c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 210c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \ 211c8a7d9daSWang Huan CSPR_PORT_SIZE_8 | \ 212c8a7d9daSWang Huan CSPR_MSEL_GPCM | \ 213c8a7d9daSWang Huan CSPR_V) 214c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 215c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 216c8a7d9daSWang Huan CSOR_NOR_NOR_MODE_AVD_NOR | \ 217c8a7d9daSWang Huan CSOR_NOR_TRHZ_80) 218c8a7d9daSWang Huan 219c8a7d9daSWang Huan /* CPLD Timing parameters for IFC GPCM */ 220c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \ 221c8a7d9daSWang Huan FTIM0_GPCM_TEADC(0xf) | \ 222c8a7d9daSWang Huan FTIM0_GPCM_TEAHC(0xf)) 223c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 224c8a7d9daSWang Huan FTIM1_GPCM_TRAD(0x3f)) 225c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ 226c8a7d9daSWang Huan FTIM2_GPCM_TCH(0xf) | \ 227c8a7d9daSWang Huan FTIM2_GPCM_TWP(0xff)) 228c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM3 0x0 229c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 230c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 231c8a7d9daSWang Huan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 232c8a7d9daSWang Huan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 233c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 234c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 235c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 236c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 237c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT 238c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR 239c8a7d9daSWang Huan #define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK 240c8a7d9daSWang Huan #define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR 241c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0 242c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1 243c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2 244c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3 245c8a7d9daSWang Huan 246c8a7d9daSWang Huan /* 247c8a7d9daSWang Huan * Serial Port 248c8a7d9daSWang Huan */ 24955d53ab4SAlison Wang #ifdef CONFIG_LPUART 25055d53ab4SAlison Wang #define CONFIG_LPUART_32B_REG 25155d53ab4SAlison Wang #else 252c8a7d9daSWang Huan #define CONFIG_CONS_INDEX 1 253c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_SERIAL 254f833cd62SBin Meng #ifndef CONFIG_DM_SERIAL 255c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_REG_SIZE 1 256f833cd62SBin Meng #endif 257c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_CLK get_serial_clock() 25855d53ab4SAlison Wang #endif 259c8a7d9daSWang Huan 260c8a7d9daSWang Huan /* 261c8a7d9daSWang Huan * I2C 262c8a7d9daSWang Huan */ 263c8a7d9daSWang Huan #define CONFIG_SYS_I2C 264c8a7d9daSWang Huan #define CONFIG_SYS_I2C_MXC 26503544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 26603544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 267f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 268c8a7d9daSWang Huan 2695175a288SAlison Wang /* EEPROM */ 2705175a288SAlison Wang #define CONFIG_ID_EEPROM 2715175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_NXID 2725175a288SAlison Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 2735175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 2745175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 2755175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 2765175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 2775175a288SAlison Wang 278c8a7d9daSWang Huan /* 279c8a7d9daSWang Huan * MMC 280c8a7d9daSWang Huan */ 281c8a7d9daSWang Huan #define CONFIG_FSL_ESDHC 282c8a7d9daSWang Huan 2839dd3d3c0SHaikun Wang /* SPI */ 284947cee11SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 2859dd3d3c0SHaikun Wang /* QSPI */ 286d612f0abSAlison Wang #define QSPI0_AMBA_BASE 0x40000000 287d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE (1 << 24) 288d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM 2 2899dd3d3c0SHaikun Wang 29003d1d568SYao Yuan /* DSPI */ 29103d1d568SYao Yuan #endif 29203d1d568SYao Yuan 2939dd3d3c0SHaikun Wang /* DM SPI */ 2949dd3d3c0SHaikun Wang #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI) 2959dd3d3c0SHaikun Wang #define CONFIG_DM_SPI_FLASH 2969dd3d3c0SHaikun Wang #endif 297d612f0abSAlison Wang 298c8a7d9daSWang Huan /* 299b4ecc8c6SWang Huan * Video 300b4ecc8c6SWang Huan */ 301b215fb3fSSanchayan Maity #ifdef CONFIG_VIDEO_FSL_DCU_FB 302b4ecc8c6SWang Huan #define CONFIG_VIDEO_LOGO 303b4ecc8c6SWang Huan #define CONFIG_VIDEO_BMP_LOGO 304b4ecc8c6SWang Huan 305b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_SII9022A 306b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_BUS_NUM 1 307b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_ADDR 0x39 308b4ecc8c6SWang Huan #endif 309b4ecc8c6SWang Huan 310b4ecc8c6SWang Huan /* 311c8a7d9daSWang Huan * eTSEC 312c8a7d9daSWang Huan */ 313c8a7d9daSWang Huan #define CONFIG_TSEC_ENET 314c8a7d9daSWang Huan 315c8a7d9daSWang Huan #ifdef CONFIG_TSEC_ENET 316c8a7d9daSWang Huan #define CONFIG_MII 317c8a7d9daSWang Huan #define CONFIG_MII_DEFAULT_TSEC 1 318c8a7d9daSWang Huan #define CONFIG_TSEC1 1 319c8a7d9daSWang Huan #define CONFIG_TSEC1_NAME "eTSEC1" 320c8a7d9daSWang Huan #define CONFIG_TSEC2 1 321c8a7d9daSWang Huan #define CONFIG_TSEC2_NAME "eTSEC2" 322c8a7d9daSWang Huan #define CONFIG_TSEC3 1 323c8a7d9daSWang Huan #define CONFIG_TSEC3_NAME "eTSEC3" 324c8a7d9daSWang Huan 325c8a7d9daSWang Huan #define TSEC1_PHY_ADDR 2 326c8a7d9daSWang Huan #define TSEC2_PHY_ADDR 0 327c8a7d9daSWang Huan #define TSEC3_PHY_ADDR 1 328c8a7d9daSWang Huan 329c8a7d9daSWang Huan #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 330c8a7d9daSWang Huan #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 331c8a7d9daSWang Huan #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 332c8a7d9daSWang Huan 333c8a7d9daSWang Huan #define TSEC1_PHYIDX 0 334c8a7d9daSWang Huan #define TSEC2_PHYIDX 0 335c8a7d9daSWang Huan #define TSEC3_PHYIDX 0 336c8a7d9daSWang Huan 337c8a7d9daSWang Huan #define CONFIG_ETHPRIME "eTSEC1" 338c8a7d9daSWang Huan 339c8a7d9daSWang Huan #define CONFIG_PHY_GIGE 340c8a7d9daSWang Huan #define CONFIG_PHYLIB 341c8a7d9daSWang Huan #define CONFIG_PHY_ATHEROS 342c8a7d9daSWang Huan 343c8a7d9daSWang Huan #define CONFIG_HAS_ETH0 344c8a7d9daSWang Huan #define CONFIG_HAS_ETH1 345c8a7d9daSWang Huan #define CONFIG_HAS_ETH2 346c8a7d9daSWang Huan #endif 347c8a7d9daSWang Huan 348da419027SMinghuan Lian /* PCIe */ 349b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 350b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 351da419027SMinghuan Lian 352180b8688SMinghuan Lian #ifdef CONFIG_PCI 353180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW 354180b8688SMinghuan Lian #define CONFIG_CMD_PCI 355180b8688SMinghuan Lian #endif 356180b8688SMinghuan Lian 357c8a7d9daSWang Huan #define CONFIG_CMDLINE_TAG 358c8a7d9daSWang Huan #define CONFIG_CMDLINE_EDITING 3598415bb68SAlison Wang 3601a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN 361435acd83SMingkai Hu #define CONFIG_LAYERSCAPE_NS_ACCESS 3621a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR 0x01ee0200 363e4916e85SAndre Przywara #define COUNTER_FREQUENCY 12500000 3641a2826f6SXiubo Li 365c8a7d9daSWang Huan #define CONFIG_HWCONFIG 36603c22449SZhuoyu Zhang #define HWCONFIG_BUFFER_SIZE 256 36703c22449SZhuoyu Zhang 36803c22449SZhuoyu Zhang #define CONFIG_FSL_DEVICE_DISABLE 369c8a7d9daSWang Huan 370c8a7d9daSWang Huan 37155d53ab4SAlison Wang #ifdef CONFIG_LPUART 37255d53ab4SAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 37355d53ab4SAlison Wang "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ 3747ff7166cSAlison Wang "initrd_high=0xffffffff\0" \ 3757ff7166cSAlison Wang "fdt_high=0xffffffff\0" 37655d53ab4SAlison Wang #else 377c8a7d9daSWang Huan #define CONFIG_EXTRA_ENV_SETTINGS \ 378c8a7d9daSWang Huan "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 3797ff7166cSAlison Wang "initrd_high=0xffffffff\0" \ 3807ff7166cSAlison Wang "fdt_high=0xffffffff\0" 38155d53ab4SAlison Wang #endif 382c8a7d9daSWang Huan 383c8a7d9daSWang Huan /* 384c8a7d9daSWang Huan * Miscellaneous configurable options 385c8a7d9daSWang Huan */ 386c8a7d9daSWang Huan #define CONFIG_SYS_LONGHELP /* undef to save memory */ 387c8a7d9daSWang Huan #define CONFIG_AUTO_COMPLETE 388c8a7d9daSWang Huan #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 389c8a7d9daSWang Huan #define CONFIG_SYS_PBSIZE \ 390c8a7d9daSWang Huan (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 391c8a7d9daSWang Huan #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 392c8a7d9daSWang Huan #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 393c8a7d9daSWang Huan 394c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_START 0x80000000 395c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_END 0x9fffffff 396c8a7d9daSWang Huan 397c8a7d9daSWang Huan #define CONFIG_SYS_LOAD_ADDR 0x82000000 398c8a7d9daSWang Huan 399660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID 400660673afSXiubo Li 401c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \ 402c8a7d9daSWang Huan (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 403c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_ADDR \ 404c8a7d9daSWang Huan (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 405c8a7d9daSWang Huan 4068415bb68SAlison Wang #ifdef CONFIG_SPL_BUILD 4078415bb68SAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 4088415bb68SAlison Wang #else 409c8a7d9daSWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 4108415bb68SAlison Wang #endif 411c8a7d9daSWang Huan 412615bfce5SAlison Wang #define CONFIG_SYS_QE_FW_ADDR 0x60940000 413eaa859e7SZhao Qiang 414c8a7d9daSWang Huan /* 415c8a7d9daSWang Huan * Environment 416c8a7d9daSWang Huan */ 417c8a7d9daSWang Huan #define CONFIG_ENV_OVERWRITE 418c8a7d9daSWang Huan 4198415bb68SAlison Wang #if defined(CONFIG_SD_BOOT) 420615bfce5SAlison Wang #define CONFIG_ENV_OFFSET 0x300000 4218415bb68SAlison Wang #define CONFIG_ENV_IS_IN_MMC 4228415bb68SAlison Wang #define CONFIG_SYS_MMC_ENV_DEV 0 4238415bb68SAlison Wang #define CONFIG_ENV_SIZE 0x20000 424d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT) 425d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH 426d612f0abSAlison Wang #define CONFIG_ENV_SIZE 0x2000 427615bfce5SAlison Wang #define CONFIG_ENV_OFFSET 0x300000 428d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE 0x10000 4298415bb68SAlison Wang #else 430c8a7d9daSWang Huan #define CONFIG_ENV_IS_IN_FLASH 431615bfce5SAlison Wang #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000) 432c8a7d9daSWang Huan #define CONFIG_ENV_SIZE 0x20000 433c8a7d9daSWang Huan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 4348415bb68SAlison Wang #endif 435c8a7d9daSWang Huan 4364ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R 4374ba4a095SRuchika Gupta 438ef6c55a2SAneesh Bansal #include <asm/fsl_secure_boot.h> 439cc7b8b9aSAlison Wang #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 4404ba4a095SRuchika Gupta 441c8a7d9daSWang Huan #endif 442