xref: /rk3399_rockchip-uboot/include/configs/ls1021atwr.h (revision 562583deb3ff6cac0833c91c7cc0c24f0d7e0413)
1c8a7d9daSWang Huan /*
2c8a7d9daSWang Huan  * Copyright 2014 Freescale Semiconductor, Inc.
3c8a7d9daSWang Huan  *
4c8a7d9daSWang Huan  * SPDX-License-Identifier:	GPL-2.0+
5c8a7d9daSWang Huan  */
6c8a7d9daSWang Huan 
7c8a7d9daSWang Huan #ifndef __CONFIG_H
8c8a7d9daSWang Huan #define __CONFIG_H
9c8a7d9daSWang Huan 
10c8a7d9daSWang Huan #define CONFIG_LS102XA
11c8a7d9daSWang Huan 
12340848b1SWang Dongsheng #define CONFIG_ARMV7_PSCI
13340848b1SWang Dongsheng 
14c8a7d9daSWang Huan #define CONFIG_SYS_GENERIC_BOARD
15c8a7d9daSWang Huan 
16c8a7d9daSWang Huan #define CONFIG_DISPLAY_CPUINFO
17c8a7d9daSWang Huan #define CONFIG_DISPLAY_BOARDINFO
18c8a7d9daSWang Huan 
19c8a7d9daSWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT
20c8a7d9daSWang Huan #define CONFIG_BOARD_EARLY_INIT_F
21c8a7d9daSWang Huan 
22c8a7d9daSWang Huan /*
23c8a7d9daSWang Huan  * Size of malloc() pool
24c8a7d9daSWang Huan  */
25c8a7d9daSWang Huan #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 16 * 1024 * 1024)
26c8a7d9daSWang Huan 
27c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_ADDR	OCRAM_BASE_ADDR
28c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_SIZE	OCRAM_SIZE
29c8a7d9daSWang Huan 
30c8a7d9daSWang Huan /*
3110a28644SRamneek Mehresh  * USB
3210a28644SRamneek Mehresh  */
3310a28644SRamneek Mehresh 
3410a28644SRamneek Mehresh /*
3510a28644SRamneek Mehresh  * EHCI Support - disbaled by default as
3610a28644SRamneek Mehresh  * there is no signal coming out of soc on
3710a28644SRamneek Mehresh  * this board for this controller. However,
3810a28644SRamneek Mehresh  * the silicon still has this controller,
3910a28644SRamneek Mehresh  * and anyone can use this controller by
4010a28644SRamneek Mehresh  * taking signals out on their board.
4110a28644SRamneek Mehresh  */
4210a28644SRamneek Mehresh 
4310a28644SRamneek Mehresh /*#define CONFIG_HAS_FSL_DR_USB*/
4410a28644SRamneek Mehresh 
4510a28644SRamneek Mehresh #ifdef CONFIG_HAS_FSL_DR_USB
4610a28644SRamneek Mehresh #define CONFIG_USB_EHCI
4710a28644SRamneek Mehresh #define CONFIG_USB_EHCI_FSL
4810a28644SRamneek Mehresh #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
4910a28644SRamneek Mehresh #endif
5010a28644SRamneek Mehresh 
5110a28644SRamneek Mehresh /* XHCI Support - enabled by default */
5210a28644SRamneek Mehresh #define CONFIG_HAS_FSL_XHCI_USB
5310a28644SRamneek Mehresh 
5410a28644SRamneek Mehresh #ifdef CONFIG_HAS_FSL_XHCI_USB
5510a28644SRamneek Mehresh #define CONFIG_USB_XHCI_FSL
5610a28644SRamneek Mehresh #define CONFIG_USB_XHCI_DWC3
5710a28644SRamneek Mehresh #define CONFIG_USB_XHCI
5810a28644SRamneek Mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT        1
5910a28644SRamneek Mehresh #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS     2
6010a28644SRamneek Mehresh #endif
6110a28644SRamneek Mehresh 
6210a28644SRamneek Mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_XHCI_USB)
6310a28644SRamneek Mehresh #define CONFIG_CMD_USB
6410a28644SRamneek Mehresh #define CONFIG_USB_STORAGE
6510a28644SRamneek Mehresh #define CONFIG_CMD_EXT2
6610a28644SRamneek Mehresh #endif
6710a28644SRamneek Mehresh 
6810a28644SRamneek Mehresh /*
69c8a7d9daSWang Huan  * Generic Timer Definitions
70c8a7d9daSWang Huan  */
71c8a7d9daSWang Huan #define GENERIC_TIMER_CLK		12500000
72c8a7d9daSWang Huan 
73c8a7d9daSWang Huan #define CONFIG_SYS_CLK_FREQ		100000000
74c8a7d9daSWang Huan #define CONFIG_DDR_CLK_FREQ		100000000
75c8a7d9daSWang Huan 
76a88cc3bdSYork Sun #define DDR_SDRAM_CFG			0x470c0008
77a88cc3bdSYork Sun #define DDR_CS0_BNDS			0x008000bf
78a88cc3bdSYork Sun #define DDR_CS0_CONFIG			0x80014302
79a88cc3bdSYork Sun #define DDR_TIMING_CFG_0		0x50550004
80a88cc3bdSYork Sun #define DDR_TIMING_CFG_1		0xbcb38c56
81a88cc3bdSYork Sun #define DDR_TIMING_CFG_2		0x0040d120
82a88cc3bdSYork Sun #define DDR_TIMING_CFG_3		0x010e1000
83a88cc3bdSYork Sun #define DDR_TIMING_CFG_4		0x00000001
84a88cc3bdSYork Sun #define DDR_TIMING_CFG_5		0x03401400
85a88cc3bdSYork Sun #define DDR_SDRAM_CFG_2			0x00401010
86a88cc3bdSYork Sun #define DDR_SDRAM_MODE			0x00061c60
87a88cc3bdSYork Sun #define DDR_SDRAM_MODE_2		0x00180000
88a88cc3bdSYork Sun #define DDR_SDRAM_INTERVAL		0x18600618
89a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL		0x8655f605
90a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_2		0x05060607
91a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_3		0x05050505
92a88cc3bdSYork Sun #define DDR_DDR_CDR1			0x80040000
93a88cc3bdSYork Sun #define DDR_DDR_CDR2			0x00000001
94a88cc3bdSYork Sun #define DDR_SDRAM_CLK_CNTL		0x02000000
95a88cc3bdSYork Sun #define DDR_DDR_ZQ_CNTL			0x89080600
96a88cc3bdSYork Sun #define DDR_CS0_CONFIG_2		0
97a88cc3bdSYork Sun #define DDR_SDRAM_CFG_MEM_EN		0x80000000
98a88cc3bdSYork Sun 
998415bb68SAlison Wang #ifdef CONFIG_RAMBOOT_PBL
1008415bb68SAlison Wang #define CONFIG_SYS_FSL_PBL_PBI	board/freescale/ls1021atwr/ls102xa_pbi.cfg
1018415bb68SAlison Wang #endif
1028415bb68SAlison Wang 
1038415bb68SAlison Wang #ifdef CONFIG_SD_BOOT
1048415bb68SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW	board/freescale/ls1021atwr/ls102xa_rcw_sd.cfg
1058415bb68SAlison Wang #define CONFIG_SPL_FRAMEWORK
1068415bb68SAlison Wang #define CONFIG_SPL_LDSCRIPT	"arch/$(ARCH)/cpu/u-boot-spl.lds"
1078415bb68SAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT
1088415bb68SAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT
1098415bb68SAlison Wang #define CONFIG_SPL_ENV_SUPPORT
1108415bb68SAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
1118415bb68SAlison Wang #define CONFIG_SPL_I2C_SUPPORT
1128415bb68SAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT
1138415bb68SAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT
1148415bb68SAlison Wang #define CONFIG_SPL_MMC_SUPPORT
1158415bb68SAlison Wang #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR		0xe8
1168415bb68SAlison Wang #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS		0x400
1178415bb68SAlison Wang 
1188415bb68SAlison Wang #define CONFIG_SPL_TEXT_BASE		0x10000000
1198415bb68SAlison Wang #define CONFIG_SPL_MAX_SIZE		0x1a000
1208415bb68SAlison Wang #define CONFIG_SPL_STACK		0x1001d000
1218415bb68SAlison Wang #define CONFIG_SPL_PAD_TO		0x1c000
1228415bb68SAlison Wang #define CONFIG_SYS_TEXT_BASE		0x82000000
1238415bb68SAlison Wang 
1248415bb68SAlison Wang #define CONFIG_SYS_SPL_MALLOC_START	0x80200000
1258415bb68SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
1268415bb68SAlison Wang #define CONFIG_SPL_BSS_START_ADDR	0x80100000
1278415bb68SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
1288415bb68SAlison Wang #define CONFIG_SYS_MONITOR_LEN		0x80000
1298415bb68SAlison Wang #endif
1308415bb68SAlison Wang 
131d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT
132d612f0abSAlison Wang #define CONFIG_SYS_TEXT_BASE		0x40010000
133d612f0abSAlison Wang #define CONFIG_SYS_NO_FLASH
134d612f0abSAlison Wang #endif
135d612f0abSAlison Wang 
136c8a7d9daSWang Huan #ifndef CONFIG_SYS_TEXT_BASE
1371c69a51cSAlison Wang #define CONFIG_SYS_TEXT_BASE		0x60100000
138c8a7d9daSWang Huan #endif
139c8a7d9daSWang Huan 
140c8a7d9daSWang Huan #define CONFIG_NR_DRAM_BANKS		1
141c8a7d9daSWang Huan #define PHYS_SDRAM			0x80000000
142c8a7d9daSWang Huan #define PHYS_SDRAM_SIZE			(1u * 1024 * 1024 * 1024)
143c8a7d9daSWang Huan 
144c8a7d9daSWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE      0x80000000UL
145c8a7d9daSWang Huan #define CONFIG_SYS_SDRAM_BASE          CONFIG_SYS_DDR_SDRAM_BASE
146c8a7d9daSWang Huan 
147c8a7d9daSWang Huan #define CONFIG_SYS_HAS_SERDES
148c8a7d9daSWang Huan 
1494ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable CAAM */
1504ba4a095SRuchika Gupta 
1514c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
1524c59ab9cSAlison Wang 	!defined(CONFIG_QSPI_BOOT)
153eaa859e7SZhao Qiang #define CONFIG_U_QE
154eaa859e7SZhao Qiang #endif
155eaa859e7SZhao Qiang 
156c8a7d9daSWang Huan /*
157c8a7d9daSWang Huan  * IFC Definitions
158c8a7d9daSWang Huan  */
159d612f0abSAlison Wang #ifndef CONFIG_QSPI_BOOT
160c8a7d9daSWang Huan #define CONFIG_FSL_IFC
161c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE		0x60000000
162c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
163c8a7d9daSWang Huan 
164c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT	(0x0)
165c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
166c8a7d9daSWang Huan 				CSPR_PORT_SIZE_16 | \
167c8a7d9daSWang Huan 				CSPR_MSEL_NOR | \
168c8a7d9daSWang Huan 				CSPR_V)
169c8a7d9daSWang Huan #define CONFIG_SYS_NOR_AMASK		IFC_AMASK(128 * 1024 * 1024)
170c8a7d9daSWang Huan 
171c8a7d9daSWang Huan /* NOR Flash Timing Params */
172c8a7d9daSWang Huan #define CONFIG_SYS_NOR_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
173c8a7d9daSWang Huan 					CSOR_NOR_TRHZ_80)
174c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM0		(FTIM0_NOR_TACSE(0x4) | \
175c8a7d9daSWang Huan 					FTIM0_NOR_TEADC(0x5) | \
176c8a7d9daSWang Huan 					FTIM0_NOR_TAVDS(0x0) | \
177c8a7d9daSWang Huan 					FTIM0_NOR_TEAHC(0x5))
178c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM1		(FTIM1_NOR_TACO(0x35) | \
179c8a7d9daSWang Huan 					FTIM1_NOR_TRAD_NOR(0x1A) | \
180c8a7d9daSWang Huan 					FTIM1_NOR_TSEQRAD_NOR(0x13))
181c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM2		(FTIM2_NOR_TCS(0x4) | \
182c8a7d9daSWang Huan 					FTIM2_NOR_TCH(0x4) | \
183c8a7d9daSWang Huan 					FTIM2_NOR_TWP(0x1c) | \
184c8a7d9daSWang Huan 					FTIM2_NOR_TWPH(0x0e))
185c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM3		0
186c8a7d9daSWang Huan 
187c8a7d9daSWang Huan #define CONFIG_FLASH_CFI_DRIVER
188c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_CFI
189c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
190c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST
191c8a7d9daSWang Huan #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
192c8a7d9daSWang Huan 
193c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
194c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
195c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
196c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
197c8a7d9daSWang Huan 
198c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO
199c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE_PHYS }
200c8a7d9daSWang Huan 
201c8a7d9daSWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
202272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA
203d612f0abSAlison Wang #endif
204c8a7d9daSWang Huan 
205c8a7d9daSWang Huan /* CPLD */
206c8a7d9daSWang Huan 
207c8a7d9daSWang Huan #define CONFIG_SYS_CPLD_BASE	0x7fb00000
208c8a7d9daSWang Huan #define CPLD_BASE_PHYS		CONFIG_SYS_CPLD_BASE
209c8a7d9daSWang Huan 
210c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
211c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR		(CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
212c8a7d9daSWang Huan 					CSPR_PORT_SIZE_8 | \
213c8a7d9daSWang Huan 					CSPR_MSEL_GPCM | \
214c8a7d9daSWang Huan 					CSPR_V)
215c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_AMASK		IFC_AMASK(64 * 1024)
216c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
217c8a7d9daSWang Huan 					CSOR_NOR_NOR_MODE_AVD_NOR | \
218c8a7d9daSWang Huan 					CSOR_NOR_TRHZ_80)
219c8a7d9daSWang Huan 
220c8a7d9daSWang Huan /* CPLD Timing parameters for IFC GPCM */
221c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM0		(FTIM0_GPCM_TACSE(0xf) | \
222c8a7d9daSWang Huan 					FTIM0_GPCM_TEADC(0xf) | \
223c8a7d9daSWang Huan 					FTIM0_GPCM_TEAHC(0xf))
224c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
225c8a7d9daSWang Huan 					FTIM1_GPCM_TRAD(0x3f))
226c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM2		(FTIM2_GPCM_TCS(0xf) | \
227c8a7d9daSWang Huan 					FTIM2_GPCM_TCH(0xf) | \
228c8a7d9daSWang Huan 					FTIM2_GPCM_TWP(0xff))
229c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM3           0x0
230c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
231c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
232c8a7d9daSWang Huan #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
233c8a7d9daSWang Huan #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
234c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
235c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
236c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
237c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
238c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_FPGA_CSPR_EXT
239c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1		CONFIG_SYS_FPGA_CSPR
240c8a7d9daSWang Huan #define CONFIG_SYS_AMASK1		CONFIG_SYS_FPGA_AMASK
241c8a7d9daSWang Huan #define CONFIG_SYS_CSOR1		CONFIG_SYS_FPGA_CSOR
242c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_FPGA_FTIM0
243c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_FPGA_FTIM1
244c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_FPGA_FTIM2
245c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_FPGA_FTIM3
246c8a7d9daSWang Huan 
247c8a7d9daSWang Huan /*
248c8a7d9daSWang Huan  * Serial Port
249c8a7d9daSWang Huan  */
25055d53ab4SAlison Wang #ifdef CONFIG_LPUART
25155d53ab4SAlison Wang #define CONFIG_FSL_LPUART
25255d53ab4SAlison Wang #define CONFIG_LPUART_32B_REG
25355d53ab4SAlison Wang #else
254c8a7d9daSWang Huan #define CONFIG_CONS_INDEX		1
255c8a7d9daSWang Huan #define CONFIG_SYS_NS16550
256c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_SERIAL
257c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_REG_SIZE	1
258c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_CLK		get_serial_clock()
25955d53ab4SAlison Wang #endif
260c8a7d9daSWang Huan 
261c8a7d9daSWang Huan #define CONFIG_BAUDRATE			115200
262c8a7d9daSWang Huan 
263c8a7d9daSWang Huan /*
264c8a7d9daSWang Huan  * I2C
265c8a7d9daSWang Huan  */
266c8a7d9daSWang Huan #define CONFIG_CMD_I2C
267c8a7d9daSWang Huan #define CONFIG_SYS_I2C
268c8a7d9daSWang Huan #define CONFIG_SYS_I2C_MXC
269f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
270c8a7d9daSWang Huan 
2715175a288SAlison Wang /* EEPROM */
2725175a288SAlison Wang #ifndef CONFIG_SD_BOOT
2735175a288SAlison Wang #define CONFIG_ID_EEPROM
2745175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_NXID
2755175a288SAlison Wang #define CONFIG_SYS_EEPROM_BUS_NUM		1
2765175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR		0x53
2775175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
2785175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	3
2795175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	5
2805175a288SAlison Wang #endif
2815175a288SAlison Wang 
282c8a7d9daSWang Huan /*
283c8a7d9daSWang Huan  * MMC
284c8a7d9daSWang Huan  */
285c8a7d9daSWang Huan #define CONFIG_MMC
286c8a7d9daSWang Huan #define CONFIG_CMD_MMC
287c8a7d9daSWang Huan #define CONFIG_FSL_ESDHC
288c8a7d9daSWang Huan #define CONFIG_GENERIC_MMC
289c8a7d9daSWang Huan 
2908251ed23SAlison Wang #define CONFIG_CMD_FAT
2918251ed23SAlison Wang #define CONFIG_DOS_PARTITION
2928251ed23SAlison Wang 
2939dd3d3c0SHaikun Wang /* SPI */
294d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT
2959dd3d3c0SHaikun Wang /* QSPI */
296d612f0abSAlison Wang #define CONFIG_FSL_QSPI
297d612f0abSAlison Wang #define QSPI0_AMBA_BASE			0x40000000
298d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE		(1 << 24)
299d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM		2
300d612f0abSAlison Wang #define CONFIG_SPI_FLASH_STMICRO
3019dd3d3c0SHaikun Wang 
3029dd3d3c0SHaikun Wang /* DM SPI */
3039dd3d3c0SHaikun Wang #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
3049dd3d3c0SHaikun Wang #define CONFIG_CMD_SF
3059dd3d3c0SHaikun Wang #define CONFIG_DM_SPI_FLASH
3069dd3d3c0SHaikun Wang #endif
307d612f0abSAlison Wang #endif
308d612f0abSAlison Wang 
309c8a7d9daSWang Huan /*
310b4ecc8c6SWang Huan  * Video
311b4ecc8c6SWang Huan  */
312b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_FB
313b4ecc8c6SWang Huan 
314b4ecc8c6SWang Huan #ifdef CONFIG_FSL_DCU_FB
315b4ecc8c6SWang Huan #define CONFIG_VIDEO
316b4ecc8c6SWang Huan #define CONFIG_CMD_BMP
317b4ecc8c6SWang Huan #define CONFIG_CFB_CONSOLE
318b4ecc8c6SWang Huan #define CONFIG_VGA_AS_SINGLE_DEVICE
319b4ecc8c6SWang Huan #define CONFIG_VIDEO_LOGO
320b4ecc8c6SWang Huan #define CONFIG_VIDEO_BMP_LOGO
321b4ecc8c6SWang Huan 
322b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_SII9022A
323b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_BUS_NUM	1
324b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_ADDR		0x39
325b4ecc8c6SWang Huan #endif
326b4ecc8c6SWang Huan 
327b4ecc8c6SWang Huan /*
328c8a7d9daSWang Huan  * eTSEC
329c8a7d9daSWang Huan  */
330c8a7d9daSWang Huan #define CONFIG_TSEC_ENET
331c8a7d9daSWang Huan 
332c8a7d9daSWang Huan #ifdef CONFIG_TSEC_ENET
333c8a7d9daSWang Huan #define CONFIG_MII
334c8a7d9daSWang Huan #define CONFIG_MII_DEFAULT_TSEC		1
335c8a7d9daSWang Huan #define CONFIG_TSEC1			1
336c8a7d9daSWang Huan #define CONFIG_TSEC1_NAME		"eTSEC1"
337c8a7d9daSWang Huan #define CONFIG_TSEC2			1
338c8a7d9daSWang Huan #define CONFIG_TSEC2_NAME		"eTSEC2"
339c8a7d9daSWang Huan #define CONFIG_TSEC3			1
340c8a7d9daSWang Huan #define CONFIG_TSEC3_NAME		"eTSEC3"
341c8a7d9daSWang Huan 
342c8a7d9daSWang Huan #define TSEC1_PHY_ADDR			2
343c8a7d9daSWang Huan #define TSEC2_PHY_ADDR			0
344c8a7d9daSWang Huan #define TSEC3_PHY_ADDR			1
345c8a7d9daSWang Huan 
346c8a7d9daSWang Huan #define TSEC1_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
347c8a7d9daSWang Huan #define TSEC2_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
348c8a7d9daSWang Huan #define TSEC3_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
349c8a7d9daSWang Huan 
350c8a7d9daSWang Huan #define TSEC1_PHYIDX			0
351c8a7d9daSWang Huan #define TSEC2_PHYIDX			0
352c8a7d9daSWang Huan #define TSEC3_PHYIDX			0
353c8a7d9daSWang Huan 
354c8a7d9daSWang Huan #define CONFIG_ETHPRIME			"eTSEC1"
355c8a7d9daSWang Huan 
356c8a7d9daSWang Huan #define CONFIG_PHY_GIGE
357c8a7d9daSWang Huan #define CONFIG_PHYLIB
358c8a7d9daSWang Huan #define CONFIG_PHY_ATHEROS
359c8a7d9daSWang Huan 
360c8a7d9daSWang Huan #define CONFIG_HAS_ETH0
361c8a7d9daSWang Huan #define CONFIG_HAS_ETH1
362c8a7d9daSWang Huan #define CONFIG_HAS_ETH2
363c8a7d9daSWang Huan #endif
364c8a7d9daSWang Huan 
365da419027SMinghuan Lian /* PCIe */
366da419027SMinghuan Lian #define CONFIG_PCI		/* Enable PCI/PCIE */
367da419027SMinghuan Lian #define CONFIG_PCIE1		/* PCIE controler 1 */
368da419027SMinghuan Lian #define CONFIG_PCIE2		/* PCIE controler 2 */
369da419027SMinghuan Lian #define CONFIG_PCIE_LAYERSCAPE	/* Use common FSL Layerscape PCIe code */
370da419027SMinghuan Lian #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
371da419027SMinghuan Lian 
372180b8688SMinghuan Lian #define CONFIG_SYS_PCI_64BIT
373180b8688SMinghuan Lian 
374180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF	0x00000000
375180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_SIZE	0x00001000	/* 4k */
376180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF	0x00001000
377180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_SIZE	0x00001000	/* 4k */
378180b8688SMinghuan Lian 
379180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_BUS		0x00000000
380180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_PHYS_OFF	0x00010000
381180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_SIZE		0x00010000	/* 64k */
382180b8688SMinghuan Lian 
383180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_BUS		0x08000000
384180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_PHYS_OFF	0x04000000
385180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_SIZE	0x08000000	/* 128M */
386180b8688SMinghuan Lian 
387180b8688SMinghuan Lian #ifdef CONFIG_PCI
388180b8688SMinghuan Lian #define CONFIG_PCI_PNP
389180b8688SMinghuan Lian #define CONFIG_E1000
390180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW
391180b8688SMinghuan Lian #define CONFIG_CMD_PCI
392180b8688SMinghuan Lian #endif
393180b8688SMinghuan Lian 
394c8a7d9daSWang Huan #define CONFIG_CMD_PING
395c8a7d9daSWang Huan #define CONFIG_CMD_DHCP
396c8a7d9daSWang Huan #define CONFIG_CMD_MII
397c8a7d9daSWang Huan 
398c8a7d9daSWang Huan #define CONFIG_CMDLINE_TAG
399c8a7d9daSWang Huan #define CONFIG_CMDLINE_EDITING
4008415bb68SAlison Wang 
4011a2826f6SXiubo Li #define CONFIG_ARMV7_NONSEC
4021a2826f6SXiubo Li #define CONFIG_ARMV7_VIRT
4031a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN
404e87f3b30SXiubo Li #define CONFIG_LS102XA_NS_ACCESS
4051a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR		0x01ee0200
4061a2826f6SXiubo Li #define CONFIG_TIMER_CLK_FREQ		12500000
4071a2826f6SXiubo Li 
408c8a7d9daSWang Huan #define CONFIG_HWCONFIG
409c8a7d9daSWang Huan #define HWCONFIG_BUFFER_SIZE		128
410c8a7d9daSWang Huan 
411c8a7d9daSWang Huan #define CONFIG_BOOTDELAY		3
412c8a7d9daSWang Huan 
41355d53ab4SAlison Wang #ifdef CONFIG_LPUART
41455d53ab4SAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS       \
41555d53ab4SAlison Wang 	"bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
41655d53ab4SAlison Wang 	"initrd_high=0xcfffffff\0"      \
41755d53ab4SAlison Wang 	"fdt_high=0xcfffffff\0"
41855d53ab4SAlison Wang #else
419c8a7d9daSWang Huan #define CONFIG_EXTRA_ENV_SETTINGS	\
420c8a7d9daSWang Huan 	"bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
421c8a7d9daSWang Huan 	"initrd_high=0xcfffffff\0"      \
422c8a7d9daSWang Huan 	"fdt_high=0xcfffffff\0"
42355d53ab4SAlison Wang #endif
424c8a7d9daSWang Huan 
425c8a7d9daSWang Huan /*
426c8a7d9daSWang Huan  * Miscellaneous configurable options
427c8a7d9daSWang Huan  */
428c8a7d9daSWang Huan #define CONFIG_SYS_LONGHELP		/* undef to save memory */
429c8a7d9daSWang Huan #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
430c8a7d9daSWang Huan #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
431c8a7d9daSWang Huan #define CONFIG_AUTO_COMPLETE
432c8a7d9daSWang Huan #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
433c8a7d9daSWang Huan #define CONFIG_SYS_PBSIZE		\
434c8a7d9daSWang Huan 		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
435c8a7d9daSWang Huan #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
436c8a7d9daSWang Huan #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
437c8a7d9daSWang Huan 
438c8a7d9daSWang Huan #define CONFIG_CMD_GREPENV
439c8a7d9daSWang Huan #define CONFIG_CMD_MEMINFO
440c8a7d9daSWang Huan #define CONFIG_CMD_MEMTEST
441c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_START	0x80000000
442c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_END		0x9fffffff
443c8a7d9daSWang Huan 
444c8a7d9daSWang Huan #define CONFIG_SYS_LOAD_ADDR		0x82000000
445c8a7d9daSWang Huan 
446660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID
447660673afSXiubo Li 
448c8a7d9daSWang Huan /*
449c8a7d9daSWang Huan  * Stack sizes
450c8a7d9daSWang Huan  * The stack sizes are set up in start.S using the settings below
451c8a7d9daSWang Huan  */
452c8a7d9daSWang Huan #define CONFIG_STACKSIZE		(30 * 1024)
453c8a7d9daSWang Huan 
454c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \
455c8a7d9daSWang Huan 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
456c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_ADDR \
457c8a7d9daSWang Huan 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
458c8a7d9daSWang Huan 
4598415bb68SAlison Wang #ifdef CONFIG_SPL_BUILD
4608415bb68SAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
4618415bb68SAlison Wang #else
462c8a7d9daSWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
4638415bb68SAlison Wang #endif
464c8a7d9daSWang Huan 
465eaa859e7SZhao Qiang #define CONFIG_SYS_QE_FW_ADDR     0x67f40000
466eaa859e7SZhao Qiang 
467c8a7d9daSWang Huan /*
468c8a7d9daSWang Huan  * Environment
469c8a7d9daSWang Huan  */
470c8a7d9daSWang Huan #define CONFIG_ENV_OVERWRITE
471c8a7d9daSWang Huan 
4728415bb68SAlison Wang #if defined(CONFIG_SD_BOOT)
4738415bb68SAlison Wang #define CONFIG_ENV_OFFSET		0x100000
4748415bb68SAlison Wang #define CONFIG_ENV_IS_IN_MMC
4758415bb68SAlison Wang #define CONFIG_SYS_MMC_ENV_DEV		0
4768415bb68SAlison Wang #define CONFIG_ENV_SIZE			0x20000
477d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT)
478d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH
479d612f0abSAlison Wang #define CONFIG_ENV_SIZE			0x2000
480d612f0abSAlison Wang #define CONFIG_ENV_OFFSET		0x100000
481d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE		0x10000
4828415bb68SAlison Wang #else
483c8a7d9daSWang Huan #define CONFIG_ENV_IS_IN_FLASH
484c8a7d9daSWang Huan #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
485c8a7d9daSWang Huan #define CONFIG_ENV_SIZE			0x20000
486c8a7d9daSWang Huan #define CONFIG_ENV_SECT_SIZE		0x20000 /* 128K (one sector) */
4878415bb68SAlison Wang #endif
488c8a7d9daSWang Huan 
489c8a7d9daSWang Huan #define CONFIG_OF_LIBFDT
490c8a7d9daSWang Huan #define CONFIG_OF_BOARD_SETUP
491c8a7d9daSWang Huan #define CONFIG_CMD_BOOTZ
492c8a7d9daSWang Huan 
4934ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R
4944ba4a095SRuchika Gupta 
4954ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
4964ba4a095SRuchika Gupta #define CONFIG_CMD_HASH
4974ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL
4984ba4a095SRuchika Gupta 
499ba474020SRuchika Gupta #ifdef CONFIG_SECURE_BOOT
500ba474020SRuchika Gupta #define CONFIG_CMD_BLOB
501*562583deSgaurav rana #include <asm/fsl_secure_boot.h>
502ba474020SRuchika Gupta #endif
503ba474020SRuchika Gupta 
504c8a7d9daSWang Huan #endif
505