xref: /rk3399_rockchip-uboot/include/configs/ls1021atwr.h (revision 5175a2885fbb47e4836dcb8ad0ad2214e9b0b3b5)
1c8a7d9daSWang Huan /*
2c8a7d9daSWang Huan  * Copyright 2014 Freescale Semiconductor, Inc.
3c8a7d9daSWang Huan  *
4c8a7d9daSWang Huan  * SPDX-License-Identifier:	GPL-2.0+
5c8a7d9daSWang Huan  */
6c8a7d9daSWang Huan 
7c8a7d9daSWang Huan #ifndef __CONFIG_H
8c8a7d9daSWang Huan #define __CONFIG_H
9c8a7d9daSWang Huan 
10c8a7d9daSWang Huan #include <config_cmd_default.h>
11c8a7d9daSWang Huan 
12c8a7d9daSWang Huan #define CONFIG_LS102XA
13c8a7d9daSWang Huan 
14c8a7d9daSWang Huan #define CONFIG_SYS_GENERIC_BOARD
15c8a7d9daSWang Huan 
16c8a7d9daSWang Huan #define CONFIG_DISPLAY_CPUINFO
17c8a7d9daSWang Huan #define CONFIG_DISPLAY_BOARDINFO
18c8a7d9daSWang Huan 
19c8a7d9daSWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT
20c8a7d9daSWang Huan #define CONFIG_BOARD_EARLY_INIT_F
21c8a7d9daSWang Huan 
22c8a7d9daSWang Huan /*
23c8a7d9daSWang Huan  * Size of malloc() pool
24c8a7d9daSWang Huan  */
25c8a7d9daSWang Huan #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 16 * 1024 * 1024)
26c8a7d9daSWang Huan 
27c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_ADDR	OCRAM_BASE_ADDR
28c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_SIZE	OCRAM_SIZE
29c8a7d9daSWang Huan 
30c8a7d9daSWang Huan /*
31c8a7d9daSWang Huan  * Generic Timer Definitions
32c8a7d9daSWang Huan  */
33c8a7d9daSWang Huan #define GENERIC_TIMER_CLK		12500000
34c8a7d9daSWang Huan 
35c8a7d9daSWang Huan #define CONFIG_SYS_CLK_FREQ		100000000
36c8a7d9daSWang Huan #define CONFIG_DDR_CLK_FREQ		100000000
37c8a7d9daSWang Huan 
38c8a7d9daSWang Huan #ifndef CONFIG_SYS_TEXT_BASE
39c8a7d9daSWang Huan #define CONFIG_SYS_TEXT_BASE		0x67f80000
40c8a7d9daSWang Huan #endif
41c8a7d9daSWang Huan 
42c8a7d9daSWang Huan #define CONFIG_NR_DRAM_BANKS		1
43c8a7d9daSWang Huan #define PHYS_SDRAM			0x80000000
44c8a7d9daSWang Huan #define PHYS_SDRAM_SIZE			(1u * 1024 * 1024 * 1024)
45c8a7d9daSWang Huan 
46c8a7d9daSWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE      0x80000000UL
47c8a7d9daSWang Huan #define CONFIG_SYS_SDRAM_BASE          CONFIG_SYS_DDR_SDRAM_BASE
48c8a7d9daSWang Huan 
49c8a7d9daSWang Huan #define CONFIG_SYS_HAS_SERDES
50c8a7d9daSWang Huan 
514ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable CAAM */
524ba4a095SRuchika Gupta 
53eaa859e7SZhao Qiang #if !defined(CONFIG_SDCARD) && !defined(CONFIG_NAND) && !defined(CONFIG_SPI)
54eaa859e7SZhao Qiang #define CONFIG_U_QE
55eaa859e7SZhao Qiang #endif
56eaa859e7SZhao Qiang 
57c8a7d9daSWang Huan /*
58c8a7d9daSWang Huan  * IFC Definitions
59c8a7d9daSWang Huan  */
60c8a7d9daSWang Huan #define CONFIG_FSL_IFC
61c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE		0x60000000
62c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
63c8a7d9daSWang Huan 
64c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT	(0x0)
65c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
66c8a7d9daSWang Huan 				CSPR_PORT_SIZE_16 | \
67c8a7d9daSWang Huan 				CSPR_MSEL_NOR | \
68c8a7d9daSWang Huan 				CSPR_V)
69c8a7d9daSWang Huan #define CONFIG_SYS_NOR_AMASK		IFC_AMASK(128 * 1024 * 1024)
70c8a7d9daSWang Huan 
71c8a7d9daSWang Huan /* NOR Flash Timing Params */
72c8a7d9daSWang Huan #define CONFIG_SYS_NOR_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
73c8a7d9daSWang Huan 					CSOR_NOR_TRHZ_80)
74c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM0		(FTIM0_NOR_TACSE(0x4) | \
75c8a7d9daSWang Huan 					FTIM0_NOR_TEADC(0x5) | \
76c8a7d9daSWang Huan 					FTIM0_NOR_TAVDS(0x0) | \
77c8a7d9daSWang Huan 					FTIM0_NOR_TEAHC(0x5))
78c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM1		(FTIM1_NOR_TACO(0x35) | \
79c8a7d9daSWang Huan 					FTIM1_NOR_TRAD_NOR(0x1A) | \
80c8a7d9daSWang Huan 					FTIM1_NOR_TSEQRAD_NOR(0x13))
81c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM2		(FTIM2_NOR_TCS(0x4) | \
82c8a7d9daSWang Huan 					FTIM2_NOR_TCH(0x4) | \
83c8a7d9daSWang Huan 					FTIM2_NOR_TWP(0x1c) | \
84c8a7d9daSWang Huan 					FTIM2_NOR_TWPH(0x0e))
85c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM3		0
86c8a7d9daSWang Huan 
87c8a7d9daSWang Huan #define CONFIG_FLASH_CFI_DRIVER
88c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_CFI
89c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
90c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST
91c8a7d9daSWang Huan #define CONFIG_FLASH_SHOW_PROGRESS	45	/* count down from 45/5: 9..1 */
92c8a7d9daSWang Huan 
93c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* number of banks */
94c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
95c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
96c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
97c8a7d9daSWang Huan 
98c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO
99c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE_PHYS }
100c8a7d9daSWang Huan 
101c8a7d9daSWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
102272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA
103c8a7d9daSWang Huan 
104c8a7d9daSWang Huan /* CPLD */
105c8a7d9daSWang Huan 
106c8a7d9daSWang Huan #define CONFIG_SYS_CPLD_BASE	0x7fb00000
107c8a7d9daSWang Huan #define CPLD_BASE_PHYS		CONFIG_SYS_CPLD_BASE
108c8a7d9daSWang Huan 
109c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
110c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR		(CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
111c8a7d9daSWang Huan 					CSPR_PORT_SIZE_8 | \
112c8a7d9daSWang Huan 					CSPR_MSEL_GPCM | \
113c8a7d9daSWang Huan 					CSPR_V)
114c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_AMASK		IFC_AMASK(64 * 1024)
115c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
116c8a7d9daSWang Huan 					CSOR_NOR_NOR_MODE_AVD_NOR | \
117c8a7d9daSWang Huan 					CSOR_NOR_TRHZ_80)
118c8a7d9daSWang Huan 
119c8a7d9daSWang Huan /* CPLD Timing parameters for IFC GPCM */
120c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM0		(FTIM0_GPCM_TACSE(0xf) | \
121c8a7d9daSWang Huan 					FTIM0_GPCM_TEADC(0xf) | \
122c8a7d9daSWang Huan 					FTIM0_GPCM_TEAHC(0xf))
123c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM1		(FTIM1_GPCM_TACO(0xff) | \
124c8a7d9daSWang Huan 					FTIM1_GPCM_TRAD(0x3f))
125c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM2		(FTIM2_GPCM_TCS(0xf) | \
126c8a7d9daSWang Huan 					FTIM2_GPCM_TCH(0xf) | \
127c8a7d9daSWang Huan 					FTIM2_GPCM_TWP(0xff))
128c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM3           0x0
129c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
130c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
131c8a7d9daSWang Huan #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
132c8a7d9daSWang Huan #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
133c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
134c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
135c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
136c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
137c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_FPGA_CSPR_EXT
138c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1		CONFIG_SYS_FPGA_CSPR
139c8a7d9daSWang Huan #define CONFIG_SYS_AMASK1		CONFIG_SYS_FPGA_AMASK
140c8a7d9daSWang Huan #define CONFIG_SYS_CSOR1		CONFIG_SYS_FPGA_CSOR
141c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_FPGA_FTIM0
142c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_FPGA_FTIM1
143c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_FPGA_FTIM2
144c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_FPGA_FTIM3
145c8a7d9daSWang Huan 
146c8a7d9daSWang Huan /*
147c8a7d9daSWang Huan  * Serial Port
148c8a7d9daSWang Huan  */
149c8a7d9daSWang Huan #define CONFIG_CONS_INDEX		1
150c8a7d9daSWang Huan #define CONFIG_SYS_NS16550
151c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_SERIAL
152c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_REG_SIZE	1
153c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_CLK		get_serial_clock()
154c8a7d9daSWang Huan 
155c8a7d9daSWang Huan #define CONFIG_BAUDRATE			115200
156c8a7d9daSWang Huan 
157c8a7d9daSWang Huan /*
158c8a7d9daSWang Huan  * I2C
159c8a7d9daSWang Huan  */
160c8a7d9daSWang Huan #define CONFIG_CMD_I2C
161c8a7d9daSWang Huan #define CONFIG_SYS_I2C
162c8a7d9daSWang Huan #define CONFIG_SYS_I2C_MXC
163c8a7d9daSWang Huan 
164*5175a288SAlison Wang /* EEPROM */
165*5175a288SAlison Wang #ifndef CONFIG_SD_BOOT
166*5175a288SAlison Wang #define CONFIG_ID_EEPROM
167*5175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_NXID
168*5175a288SAlison Wang #define CONFIG_SYS_EEPROM_BUS_NUM		1
169*5175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR		0x53
170*5175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1
171*5175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	3
172*5175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	5
173*5175a288SAlison Wang #endif
174*5175a288SAlison Wang 
175c8a7d9daSWang Huan /*
176c8a7d9daSWang Huan  * MMC
177c8a7d9daSWang Huan  */
178c8a7d9daSWang Huan #define CONFIG_MMC
179c8a7d9daSWang Huan #define CONFIG_CMD_MMC
180c8a7d9daSWang Huan #define CONFIG_FSL_ESDHC
181c8a7d9daSWang Huan #define CONFIG_GENERIC_MMC
182c8a7d9daSWang Huan 
183c8a7d9daSWang Huan /*
184b4ecc8c6SWang Huan  * Video
185b4ecc8c6SWang Huan  */
186b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_FB
187b4ecc8c6SWang Huan 
188b4ecc8c6SWang Huan #ifdef CONFIG_FSL_DCU_FB
189b4ecc8c6SWang Huan #define CONFIG_VIDEO
190b4ecc8c6SWang Huan #define CONFIG_CMD_BMP
191b4ecc8c6SWang Huan #define CONFIG_CFB_CONSOLE
192b4ecc8c6SWang Huan #define CONFIG_VGA_AS_SINGLE_DEVICE
193b4ecc8c6SWang Huan #define CONFIG_VIDEO_LOGO
194b4ecc8c6SWang Huan #define CONFIG_VIDEO_BMP_LOGO
195b4ecc8c6SWang Huan 
196b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_SII9022A
197b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_BUS_NUM	1
198b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_ADDR		0x39
199b4ecc8c6SWang Huan #endif
200b4ecc8c6SWang Huan 
201b4ecc8c6SWang Huan /*
202c8a7d9daSWang Huan  * eTSEC
203c8a7d9daSWang Huan  */
204c8a7d9daSWang Huan #define CONFIG_TSEC_ENET
205c8a7d9daSWang Huan 
206c8a7d9daSWang Huan #ifdef CONFIG_TSEC_ENET
207c8a7d9daSWang Huan #define CONFIG_MII
208c8a7d9daSWang Huan #define CONFIG_MII_DEFAULT_TSEC		1
209c8a7d9daSWang Huan #define CONFIG_TSEC1			1
210c8a7d9daSWang Huan #define CONFIG_TSEC1_NAME		"eTSEC1"
211c8a7d9daSWang Huan #define CONFIG_TSEC2			1
212c8a7d9daSWang Huan #define CONFIG_TSEC2_NAME		"eTSEC2"
213c8a7d9daSWang Huan #define CONFIG_TSEC3			1
214c8a7d9daSWang Huan #define CONFIG_TSEC3_NAME		"eTSEC3"
215c8a7d9daSWang Huan 
216c8a7d9daSWang Huan #define TSEC1_PHY_ADDR			2
217c8a7d9daSWang Huan #define TSEC2_PHY_ADDR			0
218c8a7d9daSWang Huan #define TSEC3_PHY_ADDR			1
219c8a7d9daSWang Huan 
220c8a7d9daSWang Huan #define TSEC1_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
221c8a7d9daSWang Huan #define TSEC2_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
222c8a7d9daSWang Huan #define TSEC3_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
223c8a7d9daSWang Huan 
224c8a7d9daSWang Huan #define TSEC1_PHYIDX			0
225c8a7d9daSWang Huan #define TSEC2_PHYIDX			0
226c8a7d9daSWang Huan #define TSEC3_PHYIDX			0
227c8a7d9daSWang Huan 
228c8a7d9daSWang Huan #define CONFIG_ETHPRIME			"eTSEC1"
229c8a7d9daSWang Huan 
230c8a7d9daSWang Huan #define CONFIG_PHY_GIGE
231c8a7d9daSWang Huan #define CONFIG_PHYLIB
232c8a7d9daSWang Huan #define CONFIG_PHY_ATHEROS
233c8a7d9daSWang Huan 
234c8a7d9daSWang Huan #define CONFIG_HAS_ETH0
235c8a7d9daSWang Huan #define CONFIG_HAS_ETH1
236c8a7d9daSWang Huan #define CONFIG_HAS_ETH2
237c8a7d9daSWang Huan #endif
238c8a7d9daSWang Huan 
239c8a7d9daSWang Huan #define CONFIG_CMD_PING
240c8a7d9daSWang Huan #define CONFIG_CMD_DHCP
241c8a7d9daSWang Huan #define CONFIG_CMD_MII
242c8a7d9daSWang Huan #define CONFIG_CMD_NET
243c8a7d9daSWang Huan 
244c8a7d9daSWang Huan #define CONFIG_CMDLINE_TAG
245c8a7d9daSWang Huan #define CONFIG_CMDLINE_EDITING
246c8a7d9daSWang Huan #define CONFIG_CMD_IMLS
247c8a7d9daSWang Huan 
248c8a7d9daSWang Huan #define CONFIG_HWCONFIG
249c8a7d9daSWang Huan #define HWCONFIG_BUFFER_SIZE		128
250c8a7d9daSWang Huan 
251c8a7d9daSWang Huan #define CONFIG_BOOTDELAY		3
252c8a7d9daSWang Huan 
253c8a7d9daSWang Huan #define CONFIG_EXTRA_ENV_SETTINGS	\
254c8a7d9daSWang Huan 	"bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
255c8a7d9daSWang Huan 	"initrd_high=0xcfffffff\0"      \
256c8a7d9daSWang Huan 	"fdt_high=0xcfffffff\0"
257c8a7d9daSWang Huan 
258c8a7d9daSWang Huan /*
259c8a7d9daSWang Huan  * Miscellaneous configurable options
260c8a7d9daSWang Huan  */
261c8a7d9daSWang Huan #define CONFIG_SYS_LONGHELP		/* undef to save memory */
262c8a7d9daSWang Huan #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
263c8a7d9daSWang Huan #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
264c8a7d9daSWang Huan #define CONFIG_SYS_PROMPT		"=> "
265c8a7d9daSWang Huan #define CONFIG_AUTO_COMPLETE
266c8a7d9daSWang Huan #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
267c8a7d9daSWang Huan #define CONFIG_SYS_PBSIZE		\
268c8a7d9daSWang Huan 		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
269c8a7d9daSWang Huan #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
270c8a7d9daSWang Huan #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
271c8a7d9daSWang Huan 
272c8a7d9daSWang Huan #define CONFIG_CMD_ENV_EXISTS
273c8a7d9daSWang Huan #define CONFIG_CMD_GREPENV
274c8a7d9daSWang Huan #define CONFIG_CMD_MEMINFO
275c8a7d9daSWang Huan #define CONFIG_CMD_MEMTEST
276c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_START	0x80000000
277c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_END		0x9fffffff
278c8a7d9daSWang Huan 
279c8a7d9daSWang Huan #define CONFIG_SYS_LOAD_ADDR		0x82000000
280c8a7d9daSWang Huan 
281c8a7d9daSWang Huan /*
282c8a7d9daSWang Huan  * Stack sizes
283c8a7d9daSWang Huan  * The stack sizes are set up in start.S using the settings below
284c8a7d9daSWang Huan  */
285c8a7d9daSWang Huan #define CONFIG_STACKSIZE		(30 * 1024)
286c8a7d9daSWang Huan 
287c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \
288c8a7d9daSWang Huan 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
289c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_ADDR \
290c8a7d9daSWang Huan 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
291c8a7d9daSWang Huan 
292c8a7d9daSWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
293c8a7d9daSWang Huan 
294eaa859e7SZhao Qiang #define CONFIG_SYS_QE_FW_ADDR     0x67f40000
295eaa859e7SZhao Qiang 
296c8a7d9daSWang Huan /*
297c8a7d9daSWang Huan  * Environment
298c8a7d9daSWang Huan  */
299c8a7d9daSWang Huan #define CONFIG_ENV_OVERWRITE
300c8a7d9daSWang Huan 
301c8a7d9daSWang Huan #define CONFIG_ENV_IS_IN_FLASH
302c8a7d9daSWang Huan #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
303c8a7d9daSWang Huan #define CONFIG_ENV_SIZE			0x20000
304c8a7d9daSWang Huan #define CONFIG_ENV_SECT_SIZE		0x20000 /* 128K (one sector) */
305c8a7d9daSWang Huan 
306c8a7d9daSWang Huan #define CONFIG_OF_LIBFDT
307c8a7d9daSWang Huan #define CONFIG_OF_BOARD_SETUP
308c8a7d9daSWang Huan #define CONFIG_CMD_BOOTZ
309c8a7d9daSWang Huan 
3104ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R
3114ba4a095SRuchika Gupta 
3124ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
3134ba4a095SRuchika Gupta #define CONFIG_CMD_HASH
3144ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL
3154ba4a095SRuchika Gupta 
316ba474020SRuchika Gupta #ifdef CONFIG_SECURE_BOOT
317ba474020SRuchika Gupta #define CONFIG_CMD_BLOB
318ba474020SRuchika Gupta #endif
319ba474020SRuchika Gupta 
320c8a7d9daSWang Huan #endif
321