1c8a7d9daSWang Huan /* 2c8a7d9daSWang Huan * Copyright 2014 Freescale Semiconductor, Inc. 3c8a7d9daSWang Huan * 4c8a7d9daSWang Huan * SPDX-License-Identifier: GPL-2.0+ 5c8a7d9daSWang Huan */ 6c8a7d9daSWang Huan 7c8a7d9daSWang Huan #ifndef __CONFIG_H 8c8a7d9daSWang Huan #define __CONFIG_H 9c8a7d9daSWang Huan 10c8a7d9daSWang Huan #include <config_cmd_default.h> 11c8a7d9daSWang Huan 12c8a7d9daSWang Huan #define CONFIG_LS102XA 13c8a7d9daSWang Huan 14c8a7d9daSWang Huan #define CONFIG_SYS_GENERIC_BOARD 15c8a7d9daSWang Huan 16c8a7d9daSWang Huan #define CONFIG_DISPLAY_CPUINFO 17c8a7d9daSWang Huan #define CONFIG_DISPLAY_BOARDINFO 18c8a7d9daSWang Huan 19c8a7d9daSWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT 20c8a7d9daSWang Huan #define CONFIG_BOARD_EARLY_INIT_F 21c8a7d9daSWang Huan 22c8a7d9daSWang Huan /* 23c8a7d9daSWang Huan * Size of malloc() pool 24c8a7d9daSWang Huan */ 25c8a7d9daSWang Huan #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 26c8a7d9daSWang Huan 27c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 28c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 29c8a7d9daSWang Huan 30c8a7d9daSWang Huan /* 31c8a7d9daSWang Huan * Generic Timer Definitions 32c8a7d9daSWang Huan */ 33c8a7d9daSWang Huan #define GENERIC_TIMER_CLK 12500000 34c8a7d9daSWang Huan 35c8a7d9daSWang Huan #define CONFIG_SYS_CLK_FREQ 100000000 36c8a7d9daSWang Huan #define CONFIG_DDR_CLK_FREQ 100000000 37c8a7d9daSWang Huan 388415bb68SAlison Wang #ifdef CONFIG_RAMBOOT_PBL 398415bb68SAlison Wang #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg 408415bb68SAlison Wang #endif 418415bb68SAlison Wang 428415bb68SAlison Wang #ifdef CONFIG_SD_BOOT 438415bb68SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021atwr/ls102xa_rcw_sd.cfg 448415bb68SAlison Wang #define CONFIG_SPL_FRAMEWORK 458415bb68SAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 468415bb68SAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT 478415bb68SAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT 488415bb68SAlison Wang #define CONFIG_SPL_ENV_SUPPORT 498415bb68SAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 508415bb68SAlison Wang #define CONFIG_SPL_I2C_SUPPORT 518415bb68SAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT 528415bb68SAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT 538415bb68SAlison Wang #define CONFIG_SPL_MMC_SUPPORT 548415bb68SAlison Wang #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8 558415bb68SAlison Wang #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400 568415bb68SAlison Wang 578415bb68SAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 588415bb68SAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 598415bb68SAlison Wang #define CONFIG_SPL_STACK 0x1001d000 608415bb68SAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 618415bb68SAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 628415bb68SAlison Wang 638415bb68SAlison Wang #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 648415bb68SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 658415bb68SAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 668415bb68SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 678415bb68SAlison Wang #define CONFIG_SYS_MONITOR_LEN 0x80000 688415bb68SAlison Wang #endif 698415bb68SAlison Wang 70d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 71d612f0abSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x40010000 72d612f0abSAlison Wang #define CONFIG_SYS_NO_FLASH 73d612f0abSAlison Wang #endif 74d612f0abSAlison Wang 75c8a7d9daSWang Huan #ifndef CONFIG_SYS_TEXT_BASE 76*1c69a51cSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x60100000 77c8a7d9daSWang Huan #endif 78c8a7d9daSWang Huan 79c8a7d9daSWang Huan #define CONFIG_NR_DRAM_BANKS 1 80c8a7d9daSWang Huan #define PHYS_SDRAM 0x80000000 81c8a7d9daSWang Huan #define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024) 82c8a7d9daSWang Huan 83c8a7d9daSWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 84c8a7d9daSWang Huan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 85c8a7d9daSWang Huan 86c8a7d9daSWang Huan #define CONFIG_SYS_HAS_SERDES 87c8a7d9daSWang Huan 884ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM /* Enable CAAM */ 894ba4a095SRuchika Gupta 904c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \ 914c59ab9cSAlison Wang !defined(CONFIG_QSPI_BOOT) 92eaa859e7SZhao Qiang #define CONFIG_U_QE 93eaa859e7SZhao Qiang #endif 94eaa859e7SZhao Qiang 95c8a7d9daSWang Huan /* 96c8a7d9daSWang Huan * IFC Definitions 97c8a7d9daSWang Huan */ 98d612f0abSAlison Wang #ifndef CONFIG_QSPI_BOOT 99c8a7d9daSWang Huan #define CONFIG_FSL_IFC 100c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE 0x60000000 101c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 102c8a7d9daSWang Huan 103c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 104c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 105c8a7d9daSWang Huan CSPR_PORT_SIZE_16 | \ 106c8a7d9daSWang Huan CSPR_MSEL_NOR | \ 107c8a7d9daSWang Huan CSPR_V) 108c8a7d9daSWang Huan #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 109c8a7d9daSWang Huan 110c8a7d9daSWang Huan /* NOR Flash Timing Params */ 111c8a7d9daSWang Huan #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 112c8a7d9daSWang Huan CSOR_NOR_TRHZ_80) 113c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 114c8a7d9daSWang Huan FTIM0_NOR_TEADC(0x5) | \ 115c8a7d9daSWang Huan FTIM0_NOR_TAVDS(0x0) | \ 116c8a7d9daSWang Huan FTIM0_NOR_TEAHC(0x5)) 117c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 118c8a7d9daSWang Huan FTIM1_NOR_TRAD_NOR(0x1A) | \ 119c8a7d9daSWang Huan FTIM1_NOR_TSEQRAD_NOR(0x13)) 120c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 121c8a7d9daSWang Huan FTIM2_NOR_TCH(0x4) | \ 122c8a7d9daSWang Huan FTIM2_NOR_TWP(0x1c) | \ 123c8a7d9daSWang Huan FTIM2_NOR_TWPH(0x0e)) 124c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM3 0 125c8a7d9daSWang Huan 126c8a7d9daSWang Huan #define CONFIG_FLASH_CFI_DRIVER 127c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_CFI 128c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 129c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST 130c8a7d9daSWang Huan #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 131c8a7d9daSWang Huan 132c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 133c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 134c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 135c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 136c8a7d9daSWang Huan 137c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO 138c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS } 139c8a7d9daSWang Huan 140c8a7d9daSWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 141272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA 142d612f0abSAlison Wang #endif 143c8a7d9daSWang Huan 144c8a7d9daSWang Huan /* CPLD */ 145c8a7d9daSWang Huan 146c8a7d9daSWang Huan #define CONFIG_SYS_CPLD_BASE 0x7fb00000 147c8a7d9daSWang Huan #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE 148c8a7d9daSWang Huan 149c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 150c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \ 151c8a7d9daSWang Huan CSPR_PORT_SIZE_8 | \ 152c8a7d9daSWang Huan CSPR_MSEL_GPCM | \ 153c8a7d9daSWang Huan CSPR_V) 154c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 155c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 156c8a7d9daSWang Huan CSOR_NOR_NOR_MODE_AVD_NOR | \ 157c8a7d9daSWang Huan CSOR_NOR_TRHZ_80) 158c8a7d9daSWang Huan 159c8a7d9daSWang Huan /* CPLD Timing parameters for IFC GPCM */ 160c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \ 161c8a7d9daSWang Huan FTIM0_GPCM_TEADC(0xf) | \ 162c8a7d9daSWang Huan FTIM0_GPCM_TEAHC(0xf)) 163c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 164c8a7d9daSWang Huan FTIM1_GPCM_TRAD(0x3f)) 165c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ 166c8a7d9daSWang Huan FTIM2_GPCM_TCH(0xf) | \ 167c8a7d9daSWang Huan FTIM2_GPCM_TWP(0xff)) 168c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM3 0x0 169c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 170c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 171c8a7d9daSWang Huan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 172c8a7d9daSWang Huan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 173c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 174c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 175c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 176c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 177c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT 178c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR 179c8a7d9daSWang Huan #define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK 180c8a7d9daSWang Huan #define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR 181c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0 182c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1 183c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2 184c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3 185c8a7d9daSWang Huan 186c8a7d9daSWang Huan /* 187c8a7d9daSWang Huan * Serial Port 188c8a7d9daSWang Huan */ 18955d53ab4SAlison Wang #ifdef CONFIG_LPUART 19055d53ab4SAlison Wang #define CONFIG_FSL_LPUART 19155d53ab4SAlison Wang #define CONFIG_LPUART_32B_REG 19255d53ab4SAlison Wang #else 193c8a7d9daSWang Huan #define CONFIG_CONS_INDEX 1 194c8a7d9daSWang Huan #define CONFIG_SYS_NS16550 195c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_SERIAL 196c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_REG_SIZE 1 197c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_CLK get_serial_clock() 19855d53ab4SAlison Wang #endif 199c8a7d9daSWang Huan 200c8a7d9daSWang Huan #define CONFIG_BAUDRATE 115200 201c8a7d9daSWang Huan 202c8a7d9daSWang Huan /* 203c8a7d9daSWang Huan * I2C 204c8a7d9daSWang Huan */ 205c8a7d9daSWang Huan #define CONFIG_CMD_I2C 206c8a7d9daSWang Huan #define CONFIG_SYS_I2C 207c8a7d9daSWang Huan #define CONFIG_SYS_I2C_MXC 208f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 209c8a7d9daSWang Huan 2105175a288SAlison Wang /* EEPROM */ 2115175a288SAlison Wang #ifndef CONFIG_SD_BOOT 2125175a288SAlison Wang #define CONFIG_ID_EEPROM 2135175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_NXID 2145175a288SAlison Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 2155175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 2165175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 2175175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 2185175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 2195175a288SAlison Wang #endif 2205175a288SAlison Wang 221c8a7d9daSWang Huan /* 222c8a7d9daSWang Huan * MMC 223c8a7d9daSWang Huan */ 224c8a7d9daSWang Huan #define CONFIG_MMC 225c8a7d9daSWang Huan #define CONFIG_CMD_MMC 226c8a7d9daSWang Huan #define CONFIG_FSL_ESDHC 227c8a7d9daSWang Huan #define CONFIG_GENERIC_MMC 228c8a7d9daSWang Huan 2298251ed23SAlison Wang #define CONFIG_CMD_FAT 2308251ed23SAlison Wang #define CONFIG_DOS_PARTITION 2318251ed23SAlison Wang 232d612f0abSAlison Wang /* QSPI */ 233d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 234d612f0abSAlison Wang #define CONFIG_FSL_QSPI 235d612f0abSAlison Wang #define QSPI0_AMBA_BASE 0x40000000 236d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE (1 << 24) 237d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM 2 238d612f0abSAlison Wang 239d612f0abSAlison Wang #define CONFIG_CMD_SF 240d612f0abSAlison Wang #define CONFIG_SPI_FLASH 241d612f0abSAlison Wang #define CONFIG_SPI_FLASH_STMICRO 242d612f0abSAlison Wang #endif 243d612f0abSAlison Wang 244c8a7d9daSWang Huan /* 245b4ecc8c6SWang Huan * Video 246b4ecc8c6SWang Huan */ 247b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_FB 248b4ecc8c6SWang Huan 249b4ecc8c6SWang Huan #ifdef CONFIG_FSL_DCU_FB 250b4ecc8c6SWang Huan #define CONFIG_VIDEO 251b4ecc8c6SWang Huan #define CONFIG_CMD_BMP 252b4ecc8c6SWang Huan #define CONFIG_CFB_CONSOLE 253b4ecc8c6SWang Huan #define CONFIG_VGA_AS_SINGLE_DEVICE 254b4ecc8c6SWang Huan #define CONFIG_VIDEO_LOGO 255b4ecc8c6SWang Huan #define CONFIG_VIDEO_BMP_LOGO 256b4ecc8c6SWang Huan 257b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_SII9022A 258b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_BUS_NUM 1 259b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_ADDR 0x39 260b4ecc8c6SWang Huan #endif 261b4ecc8c6SWang Huan 262b4ecc8c6SWang Huan /* 263c8a7d9daSWang Huan * eTSEC 264c8a7d9daSWang Huan */ 265c8a7d9daSWang Huan #define CONFIG_TSEC_ENET 266c8a7d9daSWang Huan 267c8a7d9daSWang Huan #ifdef CONFIG_TSEC_ENET 268c8a7d9daSWang Huan #define CONFIG_MII 269c8a7d9daSWang Huan #define CONFIG_MII_DEFAULT_TSEC 1 270c8a7d9daSWang Huan #define CONFIG_TSEC1 1 271c8a7d9daSWang Huan #define CONFIG_TSEC1_NAME "eTSEC1" 272c8a7d9daSWang Huan #define CONFIG_TSEC2 1 273c8a7d9daSWang Huan #define CONFIG_TSEC2_NAME "eTSEC2" 274c8a7d9daSWang Huan #define CONFIG_TSEC3 1 275c8a7d9daSWang Huan #define CONFIG_TSEC3_NAME "eTSEC3" 276c8a7d9daSWang Huan 277c8a7d9daSWang Huan #define TSEC1_PHY_ADDR 2 278c8a7d9daSWang Huan #define TSEC2_PHY_ADDR 0 279c8a7d9daSWang Huan #define TSEC3_PHY_ADDR 1 280c8a7d9daSWang Huan 281c8a7d9daSWang Huan #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 282c8a7d9daSWang Huan #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 283c8a7d9daSWang Huan #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 284c8a7d9daSWang Huan 285c8a7d9daSWang Huan #define TSEC1_PHYIDX 0 286c8a7d9daSWang Huan #define TSEC2_PHYIDX 0 287c8a7d9daSWang Huan #define TSEC3_PHYIDX 0 288c8a7d9daSWang Huan 289c8a7d9daSWang Huan #define CONFIG_ETHPRIME "eTSEC1" 290c8a7d9daSWang Huan 291c8a7d9daSWang Huan #define CONFIG_PHY_GIGE 292c8a7d9daSWang Huan #define CONFIG_PHYLIB 293c8a7d9daSWang Huan #define CONFIG_PHY_ATHEROS 294c8a7d9daSWang Huan 295c8a7d9daSWang Huan #define CONFIG_HAS_ETH0 296c8a7d9daSWang Huan #define CONFIG_HAS_ETH1 297c8a7d9daSWang Huan #define CONFIG_HAS_ETH2 298c8a7d9daSWang Huan #endif 299c8a7d9daSWang Huan 300da419027SMinghuan Lian /* PCIe */ 301da419027SMinghuan Lian #define CONFIG_PCI /* Enable PCI/PCIE */ 302da419027SMinghuan Lian #define CONFIG_PCIE1 /* PCIE controler 1 */ 303da419027SMinghuan Lian #define CONFIG_PCIE2 /* PCIE controler 2 */ 304da419027SMinghuan Lian #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ 305da419027SMinghuan Lian #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie" 306da419027SMinghuan Lian 307180b8688SMinghuan Lian #define CONFIG_SYS_PCI_64BIT 308180b8688SMinghuan Lian 309180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000 310180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */ 311180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000 312180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */ 313180b8688SMinghuan Lian 314180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_BUS 0x00000000 315180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000 316180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */ 317180b8688SMinghuan Lian 318180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000 319180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000 320180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */ 321180b8688SMinghuan Lian 322180b8688SMinghuan Lian #ifdef CONFIG_PCI 323180b8688SMinghuan Lian #define CONFIG_NET_MULTI 324180b8688SMinghuan Lian #define CONFIG_PCI_PNP 325180b8688SMinghuan Lian #define CONFIG_E1000 326180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW 327180b8688SMinghuan Lian #define CONFIG_CMD_PCI 328180b8688SMinghuan Lian #define CONFIG_CMD_NET 329180b8688SMinghuan Lian #endif 330180b8688SMinghuan Lian 331c8a7d9daSWang Huan #define CONFIG_CMD_PING 332c8a7d9daSWang Huan #define CONFIG_CMD_DHCP 333c8a7d9daSWang Huan #define CONFIG_CMD_MII 334c8a7d9daSWang Huan #define CONFIG_CMD_NET 335c8a7d9daSWang Huan 336c8a7d9daSWang Huan #define CONFIG_CMDLINE_TAG 337c8a7d9daSWang Huan #define CONFIG_CMDLINE_EDITING 3388415bb68SAlison Wang 339d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 340d612f0abSAlison Wang #undef CONFIG_CMD_IMLS 341d612f0abSAlison Wang #else 342c8a7d9daSWang Huan #define CONFIG_CMD_IMLS 343d612f0abSAlison Wang #endif 344c8a7d9daSWang Huan 3451a2826f6SXiubo Li #define CONFIG_ARMV7_NONSEC 3461a2826f6SXiubo Li #define CONFIG_ARMV7_VIRT 3471a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN 348e87f3b30SXiubo Li #define CONFIG_LS102XA_NS_ACCESS 3491a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR 0x01ee0200 3501a2826f6SXiubo Li #define CONFIG_TIMER_CLK_FREQ 12500000 3511a2826f6SXiubo Li #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR 3521a2826f6SXiubo Li 353c8a7d9daSWang Huan #define CONFIG_HWCONFIG 354c8a7d9daSWang Huan #define HWCONFIG_BUFFER_SIZE 128 355c8a7d9daSWang Huan 356c8a7d9daSWang Huan #define CONFIG_BOOTDELAY 3 357c8a7d9daSWang Huan 35855d53ab4SAlison Wang #ifdef CONFIG_LPUART 35955d53ab4SAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 36055d53ab4SAlison Wang "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ 36155d53ab4SAlison Wang "initrd_high=0xcfffffff\0" \ 36255d53ab4SAlison Wang "fdt_high=0xcfffffff\0" 36355d53ab4SAlison Wang #else 364c8a7d9daSWang Huan #define CONFIG_EXTRA_ENV_SETTINGS \ 365c8a7d9daSWang Huan "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 366c8a7d9daSWang Huan "initrd_high=0xcfffffff\0" \ 367c8a7d9daSWang Huan "fdt_high=0xcfffffff\0" 36855d53ab4SAlison Wang #endif 369c8a7d9daSWang Huan 370c8a7d9daSWang Huan /* 371c8a7d9daSWang Huan * Miscellaneous configurable options 372c8a7d9daSWang Huan */ 373c8a7d9daSWang Huan #define CONFIG_SYS_LONGHELP /* undef to save memory */ 374c8a7d9daSWang Huan #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 375c8a7d9daSWang Huan #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 376c8a7d9daSWang Huan #define CONFIG_AUTO_COMPLETE 377c8a7d9daSWang Huan #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 378c8a7d9daSWang Huan #define CONFIG_SYS_PBSIZE \ 379c8a7d9daSWang Huan (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 380c8a7d9daSWang Huan #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 381c8a7d9daSWang Huan #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 382c8a7d9daSWang Huan 383c8a7d9daSWang Huan #define CONFIG_CMD_ENV_EXISTS 384c8a7d9daSWang Huan #define CONFIG_CMD_GREPENV 385c8a7d9daSWang Huan #define CONFIG_CMD_MEMINFO 386c8a7d9daSWang Huan #define CONFIG_CMD_MEMTEST 387c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_START 0x80000000 388c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_END 0x9fffffff 389c8a7d9daSWang Huan 390c8a7d9daSWang Huan #define CONFIG_SYS_LOAD_ADDR 0x82000000 391c8a7d9daSWang Huan 392660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID 393660673afSXiubo Li 394c8a7d9daSWang Huan /* 395c8a7d9daSWang Huan * Stack sizes 396c8a7d9daSWang Huan * The stack sizes are set up in start.S using the settings below 397c8a7d9daSWang Huan */ 398c8a7d9daSWang Huan #define CONFIG_STACKSIZE (30 * 1024) 399c8a7d9daSWang Huan 400c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \ 401c8a7d9daSWang Huan (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 402c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_ADDR \ 403c8a7d9daSWang Huan (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 404c8a7d9daSWang Huan 4058415bb68SAlison Wang #ifdef CONFIG_SPL_BUILD 4068415bb68SAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 4078415bb68SAlison Wang #else 408c8a7d9daSWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 4098415bb68SAlison Wang #endif 410c8a7d9daSWang Huan 411eaa859e7SZhao Qiang #define CONFIG_SYS_QE_FW_ADDR 0x67f40000 412eaa859e7SZhao Qiang 413c8a7d9daSWang Huan /* 414c8a7d9daSWang Huan * Environment 415c8a7d9daSWang Huan */ 416c8a7d9daSWang Huan #define CONFIG_ENV_OVERWRITE 417c8a7d9daSWang Huan 4188415bb68SAlison Wang #if defined(CONFIG_SD_BOOT) 4198415bb68SAlison Wang #define CONFIG_ENV_OFFSET 0x100000 4208415bb68SAlison Wang #define CONFIG_ENV_IS_IN_MMC 4218415bb68SAlison Wang #define CONFIG_SYS_MMC_ENV_DEV 0 4228415bb68SAlison Wang #define CONFIG_ENV_SIZE 0x20000 423d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT) 424d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH 425d612f0abSAlison Wang #define CONFIG_ENV_SIZE 0x2000 426d612f0abSAlison Wang #define CONFIG_ENV_OFFSET 0x100000 427d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE 0x10000 4288415bb68SAlison Wang #else 429c8a7d9daSWang Huan #define CONFIG_ENV_IS_IN_FLASH 430c8a7d9daSWang Huan #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 431c8a7d9daSWang Huan #define CONFIG_ENV_SIZE 0x20000 432c8a7d9daSWang Huan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 4338415bb68SAlison Wang #endif 434c8a7d9daSWang Huan 435c8a7d9daSWang Huan #define CONFIG_OF_LIBFDT 436c8a7d9daSWang Huan #define CONFIG_OF_BOARD_SETUP 437c8a7d9daSWang Huan #define CONFIG_CMD_BOOTZ 438c8a7d9daSWang Huan 4394ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R 4404ba4a095SRuchika Gupta 4414ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 4424ba4a095SRuchika Gupta #define CONFIG_CMD_HASH 4434ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL 4444ba4a095SRuchika Gupta 445ba474020SRuchika Gupta #ifdef CONFIG_SECURE_BOOT 446ba474020SRuchika Gupta #define CONFIG_CMD_BLOB 447ba474020SRuchika Gupta #endif 448ba474020SRuchika Gupta 449c8a7d9daSWang Huan #endif 450