1c8a7d9daSWang Huan /* 2c8a7d9daSWang Huan * Copyright 2014 Freescale Semiconductor, Inc. 3c8a7d9daSWang Huan * 4c8a7d9daSWang Huan * SPDX-License-Identifier: GPL-2.0+ 5c8a7d9daSWang Huan */ 6c8a7d9daSWang Huan 7c8a7d9daSWang Huan #ifndef __CONFIG_H 8c8a7d9daSWang Huan #define __CONFIG_H 9c8a7d9daSWang Huan 10c8a7d9daSWang Huan #define CONFIG_LS102XA 11c8a7d9daSWang Huan 12340848b1SWang Dongsheng #define CONFIG_ARMV7_PSCI 13340848b1SWang Dongsheng 14c8a7d9daSWang Huan #define CONFIG_SYS_GENERIC_BOARD 15c8a7d9daSWang Huan 16c8a7d9daSWang Huan #define CONFIG_DISPLAY_CPUINFO 17c8a7d9daSWang Huan #define CONFIG_DISPLAY_BOARDINFO 18c8a7d9daSWang Huan 19c8a7d9daSWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT 20c8a7d9daSWang Huan #define CONFIG_BOARD_EARLY_INIT_F 2199e1bd42STang Yuantian #define CONFIG_DEEP_SLEEP 2299e1bd42STang Yuantian #ifdef CONFIG_DEEP_SLEEP 2399e1bd42STang Yuantian #define CONFIG_SILENT_CONSOLE 2499e1bd42STang Yuantian #endif 25c8a7d9daSWang Huan 26c8a7d9daSWang Huan /* 27c8a7d9daSWang Huan * Size of malloc() pool 28c8a7d9daSWang Huan */ 29c8a7d9daSWang Huan #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 30c8a7d9daSWang Huan 31c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 32c8a7d9daSWang Huan #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 33c8a7d9daSWang Huan 34c8a7d9daSWang Huan /* 3510a28644SRamneek Mehresh * USB 3610a28644SRamneek Mehresh */ 3710a28644SRamneek Mehresh 3810a28644SRamneek Mehresh /* 3910a28644SRamneek Mehresh * EHCI Support - disbaled by default as 4010a28644SRamneek Mehresh * there is no signal coming out of soc on 4110a28644SRamneek Mehresh * this board for this controller. However, 4210a28644SRamneek Mehresh * the silicon still has this controller, 4310a28644SRamneek Mehresh * and anyone can use this controller by 4410a28644SRamneek Mehresh * taking signals out on their board. 4510a28644SRamneek Mehresh */ 4610a28644SRamneek Mehresh 4710a28644SRamneek Mehresh /*#define CONFIG_HAS_FSL_DR_USB*/ 4810a28644SRamneek Mehresh 4910a28644SRamneek Mehresh #ifdef CONFIG_HAS_FSL_DR_USB 5010a28644SRamneek Mehresh #define CONFIG_USB_EHCI 5110a28644SRamneek Mehresh #define CONFIG_USB_EHCI_FSL 5210a28644SRamneek Mehresh #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 5310a28644SRamneek Mehresh #endif 5410a28644SRamneek Mehresh 5510a28644SRamneek Mehresh /* XHCI Support - enabled by default */ 5610a28644SRamneek Mehresh #define CONFIG_HAS_FSL_XHCI_USB 5710a28644SRamneek Mehresh 5810a28644SRamneek Mehresh #ifdef CONFIG_HAS_FSL_XHCI_USB 5910a28644SRamneek Mehresh #define CONFIG_USB_XHCI_FSL 6010a28644SRamneek Mehresh #define CONFIG_USB_XHCI_DWC3 6110a28644SRamneek Mehresh #define CONFIG_USB_XHCI 6210a28644SRamneek Mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 6310a28644SRamneek Mehresh #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 6410a28644SRamneek Mehresh #endif 6510a28644SRamneek Mehresh 6610a28644SRamneek Mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_XHCI_USB) 6710a28644SRamneek Mehresh #define CONFIG_CMD_USB 6810a28644SRamneek Mehresh #define CONFIG_USB_STORAGE 6910a28644SRamneek Mehresh #define CONFIG_CMD_EXT2 7010a28644SRamneek Mehresh #endif 7110a28644SRamneek Mehresh 7210a28644SRamneek Mehresh /* 73c8a7d9daSWang Huan * Generic Timer Definitions 74c8a7d9daSWang Huan */ 75c8a7d9daSWang Huan #define GENERIC_TIMER_CLK 12500000 76c8a7d9daSWang Huan 77c8a7d9daSWang Huan #define CONFIG_SYS_CLK_FREQ 100000000 78c8a7d9daSWang Huan #define CONFIG_DDR_CLK_FREQ 100000000 79c8a7d9daSWang Huan 80a88cc3bdSYork Sun #define DDR_SDRAM_CFG 0x470c0008 81a88cc3bdSYork Sun #define DDR_CS0_BNDS 0x008000bf 82a88cc3bdSYork Sun #define DDR_CS0_CONFIG 0x80014302 83a88cc3bdSYork Sun #define DDR_TIMING_CFG_0 0x50550004 84a88cc3bdSYork Sun #define DDR_TIMING_CFG_1 0xbcb38c56 85a88cc3bdSYork Sun #define DDR_TIMING_CFG_2 0x0040d120 86a88cc3bdSYork Sun #define DDR_TIMING_CFG_3 0x010e1000 87a88cc3bdSYork Sun #define DDR_TIMING_CFG_4 0x00000001 88a88cc3bdSYork Sun #define DDR_TIMING_CFG_5 0x03401400 89a88cc3bdSYork Sun #define DDR_SDRAM_CFG_2 0x00401010 90a88cc3bdSYork Sun #define DDR_SDRAM_MODE 0x00061c60 91a88cc3bdSYork Sun #define DDR_SDRAM_MODE_2 0x00180000 92a88cc3bdSYork Sun #define DDR_SDRAM_INTERVAL 0x18600618 93a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL 0x8655f605 94a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_2 0x05060607 95a88cc3bdSYork Sun #define DDR_DDR_WRLVL_CNTL_3 0x05050505 96a88cc3bdSYork Sun #define DDR_DDR_CDR1 0x80040000 97a88cc3bdSYork Sun #define DDR_DDR_CDR2 0x00000001 98a88cc3bdSYork Sun #define DDR_SDRAM_CLK_CNTL 0x02000000 99a88cc3bdSYork Sun #define DDR_DDR_ZQ_CNTL 0x89080600 100a88cc3bdSYork Sun #define DDR_CS0_CONFIG_2 0 101a88cc3bdSYork Sun #define DDR_SDRAM_CFG_MEM_EN 0x80000000 10299e1bd42STang Yuantian #define SDRAM_CFG2_D_INIT 0x00000010 10399e1bd42STang Yuantian #define DDR_CDR2_VREF_TRAIN_EN 0x00000080 10499e1bd42STang Yuantian #define SDRAM_CFG2_FRC_SR 0x80000000 10599e1bd42STang Yuantian #define SDRAM_CFG_BI 0x00000001 106a88cc3bdSYork Sun 1078415bb68SAlison Wang #ifdef CONFIG_RAMBOOT_PBL 1088415bb68SAlison Wang #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg 1098415bb68SAlison Wang #endif 1108415bb68SAlison Wang 1118415bb68SAlison Wang #ifdef CONFIG_SD_BOOT 1128415bb68SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021atwr/ls102xa_rcw_sd.cfg 1138415bb68SAlison Wang #define CONFIG_SPL_FRAMEWORK 1148415bb68SAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 1158415bb68SAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT 1168415bb68SAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT 1178415bb68SAlison Wang #define CONFIG_SPL_ENV_SUPPORT 1188415bb68SAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 1198415bb68SAlison Wang #define CONFIG_SPL_I2C_SUPPORT 1208415bb68SAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT 1218415bb68SAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT 1228415bb68SAlison Wang #define CONFIG_SPL_MMC_SUPPORT 1238415bb68SAlison Wang #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8 1248415bb68SAlison Wang #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400 1258415bb68SAlison Wang 1268415bb68SAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 1278415bb68SAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 1288415bb68SAlison Wang #define CONFIG_SPL_STACK 0x1001d000 1298415bb68SAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 1308415bb68SAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 1318415bb68SAlison Wang 13299e1bd42STang Yuantian #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 13399e1bd42STang Yuantian CONFIG_SYS_MONITOR_LEN) 1348415bb68SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 1358415bb68SAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 1368415bb68SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 1378415bb68SAlison Wang #define CONFIG_SYS_MONITOR_LEN 0x80000 1388415bb68SAlison Wang #endif 1398415bb68SAlison Wang 140d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 141d612f0abSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x40010000 142d612f0abSAlison Wang #define CONFIG_SYS_NO_FLASH 143d612f0abSAlison Wang #endif 144d612f0abSAlison Wang 145c8a7d9daSWang Huan #ifndef CONFIG_SYS_TEXT_BASE 1461c69a51cSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x60100000 147c8a7d9daSWang Huan #endif 148c8a7d9daSWang Huan 149c8a7d9daSWang Huan #define CONFIG_NR_DRAM_BANKS 1 150c8a7d9daSWang Huan #define PHYS_SDRAM 0x80000000 151c8a7d9daSWang Huan #define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024) 152c8a7d9daSWang Huan 153c8a7d9daSWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 154c8a7d9daSWang Huan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 155c8a7d9daSWang Huan 156c8a7d9daSWang Huan #define CONFIG_SYS_HAS_SERDES 157c8a7d9daSWang Huan 1584ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM /* Enable CAAM */ 1594ba4a095SRuchika Gupta 1604c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \ 1614c59ab9cSAlison Wang !defined(CONFIG_QSPI_BOOT) 162eaa859e7SZhao Qiang #define CONFIG_U_QE 163eaa859e7SZhao Qiang #endif 164eaa859e7SZhao Qiang 165c8a7d9daSWang Huan /* 166c8a7d9daSWang Huan * IFC Definitions 167c8a7d9daSWang Huan */ 168d612f0abSAlison Wang #ifndef CONFIG_QSPI_BOOT 169c8a7d9daSWang Huan #define CONFIG_FSL_IFC 170c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE 0x60000000 171c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 172c8a7d9daSWang Huan 173c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 174c8a7d9daSWang Huan #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 175c8a7d9daSWang Huan CSPR_PORT_SIZE_16 | \ 176c8a7d9daSWang Huan CSPR_MSEL_NOR | \ 177c8a7d9daSWang Huan CSPR_V) 178c8a7d9daSWang Huan #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 179c8a7d9daSWang Huan 180c8a7d9daSWang Huan /* NOR Flash Timing Params */ 181c8a7d9daSWang Huan #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 182c8a7d9daSWang Huan CSOR_NOR_TRHZ_80) 183c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 184c8a7d9daSWang Huan FTIM0_NOR_TEADC(0x5) | \ 185c8a7d9daSWang Huan FTIM0_NOR_TAVDS(0x0) | \ 186c8a7d9daSWang Huan FTIM0_NOR_TEAHC(0x5)) 187c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 188c8a7d9daSWang Huan FTIM1_NOR_TRAD_NOR(0x1A) | \ 189c8a7d9daSWang Huan FTIM1_NOR_TSEQRAD_NOR(0x13)) 190c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 191c8a7d9daSWang Huan FTIM2_NOR_TCH(0x4) | \ 192c8a7d9daSWang Huan FTIM2_NOR_TWP(0x1c) | \ 193c8a7d9daSWang Huan FTIM2_NOR_TWPH(0x0e)) 194c8a7d9daSWang Huan #define CONFIG_SYS_NOR_FTIM3 0 195c8a7d9daSWang Huan 196c8a7d9daSWang Huan #define CONFIG_FLASH_CFI_DRIVER 197c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_CFI 198c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 199c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST 200c8a7d9daSWang Huan #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 201c8a7d9daSWang Huan 202c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 203c8a7d9daSWang Huan #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 204c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 205c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 206c8a7d9daSWang Huan 207c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO 208c8a7d9daSWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS } 209c8a7d9daSWang Huan 210c8a7d9daSWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 211272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA 212d612f0abSAlison Wang #endif 213c8a7d9daSWang Huan 214c8a7d9daSWang Huan /* CPLD */ 215c8a7d9daSWang Huan 216c8a7d9daSWang Huan #define CONFIG_SYS_CPLD_BASE 0x7fb00000 217c8a7d9daSWang Huan #define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE 218c8a7d9daSWang Huan 219c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 220c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \ 221c8a7d9daSWang Huan CSPR_PORT_SIZE_8 | \ 222c8a7d9daSWang Huan CSPR_MSEL_GPCM | \ 223c8a7d9daSWang Huan CSPR_V) 224c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 225c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 226c8a7d9daSWang Huan CSOR_NOR_NOR_MODE_AVD_NOR | \ 227c8a7d9daSWang Huan CSOR_NOR_TRHZ_80) 228c8a7d9daSWang Huan 229c8a7d9daSWang Huan /* CPLD Timing parameters for IFC GPCM */ 230c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \ 231c8a7d9daSWang Huan FTIM0_GPCM_TEADC(0xf) | \ 232c8a7d9daSWang Huan FTIM0_GPCM_TEAHC(0xf)) 233c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ 234c8a7d9daSWang Huan FTIM1_GPCM_TRAD(0x3f)) 235c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ 236c8a7d9daSWang Huan FTIM2_GPCM_TCH(0xf) | \ 237c8a7d9daSWang Huan FTIM2_GPCM_TWP(0xff)) 238c8a7d9daSWang Huan #define CONFIG_SYS_FPGA_FTIM3 0x0 239c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 240c8a7d9daSWang Huan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 241c8a7d9daSWang Huan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 242c8a7d9daSWang Huan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 243c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 244c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 245c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 246c8a7d9daSWang Huan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 247c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT 248c8a7d9daSWang Huan #define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR 249c8a7d9daSWang Huan #define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK 250c8a7d9daSWang Huan #define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR 251c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0 252c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1 253c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2 254c8a7d9daSWang Huan #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3 255c8a7d9daSWang Huan 256c8a7d9daSWang Huan /* 257c8a7d9daSWang Huan * Serial Port 258c8a7d9daSWang Huan */ 25955d53ab4SAlison Wang #ifdef CONFIG_LPUART 26055d53ab4SAlison Wang #define CONFIG_FSL_LPUART 26155d53ab4SAlison Wang #define CONFIG_LPUART_32B_REG 26255d53ab4SAlison Wang #else 263c8a7d9daSWang Huan #define CONFIG_CONS_INDEX 1 264c8a7d9daSWang Huan #define CONFIG_SYS_NS16550 265c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_SERIAL 266c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_REG_SIZE 1 267c8a7d9daSWang Huan #define CONFIG_SYS_NS16550_CLK get_serial_clock() 26855d53ab4SAlison Wang #endif 269c8a7d9daSWang Huan 270c8a7d9daSWang Huan #define CONFIG_BAUDRATE 115200 271c8a7d9daSWang Huan 272c8a7d9daSWang Huan /* 273c8a7d9daSWang Huan * I2C 274c8a7d9daSWang Huan */ 275c8a7d9daSWang Huan #define CONFIG_CMD_I2C 276c8a7d9daSWang Huan #define CONFIG_SYS_I2C 277c8a7d9daSWang Huan #define CONFIG_SYS_I2C_MXC 278*03544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 279*03544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 280f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 281c8a7d9daSWang Huan 2825175a288SAlison Wang /* EEPROM */ 2835175a288SAlison Wang #ifndef CONFIG_SD_BOOT 2845175a288SAlison Wang #define CONFIG_ID_EEPROM 2855175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_NXID 2865175a288SAlison Wang #define CONFIG_SYS_EEPROM_BUS_NUM 1 2875175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 2885175a288SAlison Wang #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 2895175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 2905175a288SAlison Wang #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 2915175a288SAlison Wang #endif 2925175a288SAlison Wang 293c8a7d9daSWang Huan /* 294c8a7d9daSWang Huan * MMC 295c8a7d9daSWang Huan */ 296c8a7d9daSWang Huan #define CONFIG_MMC 297c8a7d9daSWang Huan #define CONFIG_CMD_MMC 298c8a7d9daSWang Huan #define CONFIG_FSL_ESDHC 299c8a7d9daSWang Huan #define CONFIG_GENERIC_MMC 300c8a7d9daSWang Huan 3018251ed23SAlison Wang #define CONFIG_CMD_FAT 3028251ed23SAlison Wang #define CONFIG_DOS_PARTITION 3038251ed23SAlison Wang 3049dd3d3c0SHaikun Wang /* SPI */ 305d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 3069dd3d3c0SHaikun Wang /* QSPI */ 307d612f0abSAlison Wang #define CONFIG_FSL_QSPI 308d612f0abSAlison Wang #define QSPI0_AMBA_BASE 0x40000000 309d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE (1 << 24) 310d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM 2 311d612f0abSAlison Wang #define CONFIG_SPI_FLASH_STMICRO 3129dd3d3c0SHaikun Wang 3139dd3d3c0SHaikun Wang /* DM SPI */ 3149dd3d3c0SHaikun Wang #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI) 3159dd3d3c0SHaikun Wang #define CONFIG_CMD_SF 3169dd3d3c0SHaikun Wang #define CONFIG_DM_SPI_FLASH 3179dd3d3c0SHaikun Wang #endif 318d612f0abSAlison Wang #endif 319d612f0abSAlison Wang 320c8a7d9daSWang Huan /* 321b4ecc8c6SWang Huan * Video 322b4ecc8c6SWang Huan */ 323b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_FB 324b4ecc8c6SWang Huan 325b4ecc8c6SWang Huan #ifdef CONFIG_FSL_DCU_FB 326b4ecc8c6SWang Huan #define CONFIG_VIDEO 327b4ecc8c6SWang Huan #define CONFIG_CMD_BMP 328b4ecc8c6SWang Huan #define CONFIG_CFB_CONSOLE 329b4ecc8c6SWang Huan #define CONFIG_VGA_AS_SINGLE_DEVICE 330b4ecc8c6SWang Huan #define CONFIG_VIDEO_LOGO 331b4ecc8c6SWang Huan #define CONFIG_VIDEO_BMP_LOGO 332b4ecc8c6SWang Huan 333b4ecc8c6SWang Huan #define CONFIG_FSL_DCU_SII9022A 334b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_BUS_NUM 1 335b4ecc8c6SWang Huan #define CONFIG_SYS_I2C_DVI_ADDR 0x39 336b4ecc8c6SWang Huan #endif 337b4ecc8c6SWang Huan 338b4ecc8c6SWang Huan /* 339c8a7d9daSWang Huan * eTSEC 340c8a7d9daSWang Huan */ 341c8a7d9daSWang Huan #define CONFIG_TSEC_ENET 342c8a7d9daSWang Huan 343c8a7d9daSWang Huan #ifdef CONFIG_TSEC_ENET 344c8a7d9daSWang Huan #define CONFIG_MII 345c8a7d9daSWang Huan #define CONFIG_MII_DEFAULT_TSEC 1 346c8a7d9daSWang Huan #define CONFIG_TSEC1 1 347c8a7d9daSWang Huan #define CONFIG_TSEC1_NAME "eTSEC1" 348c8a7d9daSWang Huan #define CONFIG_TSEC2 1 349c8a7d9daSWang Huan #define CONFIG_TSEC2_NAME "eTSEC2" 350c8a7d9daSWang Huan #define CONFIG_TSEC3 1 351c8a7d9daSWang Huan #define CONFIG_TSEC3_NAME "eTSEC3" 352c8a7d9daSWang Huan 353c8a7d9daSWang Huan #define TSEC1_PHY_ADDR 2 354c8a7d9daSWang Huan #define TSEC2_PHY_ADDR 0 355c8a7d9daSWang Huan #define TSEC3_PHY_ADDR 1 356c8a7d9daSWang Huan 357c8a7d9daSWang Huan #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 358c8a7d9daSWang Huan #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 359c8a7d9daSWang Huan #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 360c8a7d9daSWang Huan 361c8a7d9daSWang Huan #define TSEC1_PHYIDX 0 362c8a7d9daSWang Huan #define TSEC2_PHYIDX 0 363c8a7d9daSWang Huan #define TSEC3_PHYIDX 0 364c8a7d9daSWang Huan 365c8a7d9daSWang Huan #define CONFIG_ETHPRIME "eTSEC1" 366c8a7d9daSWang Huan 367c8a7d9daSWang Huan #define CONFIG_PHY_GIGE 368c8a7d9daSWang Huan #define CONFIG_PHYLIB 369c8a7d9daSWang Huan #define CONFIG_PHY_ATHEROS 370c8a7d9daSWang Huan 371c8a7d9daSWang Huan #define CONFIG_HAS_ETH0 372c8a7d9daSWang Huan #define CONFIG_HAS_ETH1 373c8a7d9daSWang Huan #define CONFIG_HAS_ETH2 374c8a7d9daSWang Huan #endif 375c8a7d9daSWang Huan 376da419027SMinghuan Lian /* PCIe */ 377da419027SMinghuan Lian #define CONFIG_PCI /* Enable PCI/PCIE */ 378da419027SMinghuan Lian #define CONFIG_PCIE1 /* PCIE controler 1 */ 379da419027SMinghuan Lian #define CONFIG_PCIE2 /* PCIE controler 2 */ 380da419027SMinghuan Lian #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ 381da419027SMinghuan Lian #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie" 382da419027SMinghuan Lian 383180b8688SMinghuan Lian #define CONFIG_SYS_PCI_64BIT 384180b8688SMinghuan Lian 385180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000 386180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */ 387180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000 388180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */ 389180b8688SMinghuan Lian 390180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_BUS 0x00000000 391180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000 392180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */ 393180b8688SMinghuan Lian 394180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000 395180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000 396180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */ 397180b8688SMinghuan Lian 398180b8688SMinghuan Lian #ifdef CONFIG_PCI 399180b8688SMinghuan Lian #define CONFIG_PCI_PNP 400180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW 401180b8688SMinghuan Lian #define CONFIG_CMD_PCI 402180b8688SMinghuan Lian #endif 403180b8688SMinghuan Lian 404c8a7d9daSWang Huan #define CONFIG_CMD_PING 405c8a7d9daSWang Huan #define CONFIG_CMD_DHCP 406c8a7d9daSWang Huan #define CONFIG_CMD_MII 407c8a7d9daSWang Huan 408c8a7d9daSWang Huan #define CONFIG_CMDLINE_TAG 409c8a7d9daSWang Huan #define CONFIG_CMDLINE_EDITING 4108415bb68SAlison Wang 4111a2826f6SXiubo Li #define CONFIG_ARMV7_NONSEC 4121a2826f6SXiubo Li #define CONFIG_ARMV7_VIRT 4131a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN 414e87f3b30SXiubo Li #define CONFIG_LS102XA_NS_ACCESS 4151a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR 0x01ee0200 4161a2826f6SXiubo Li #define CONFIG_TIMER_CLK_FREQ 12500000 4171a2826f6SXiubo Li 418c8a7d9daSWang Huan #define CONFIG_HWCONFIG 41903c22449SZhuoyu Zhang #define HWCONFIG_BUFFER_SIZE 256 42003c22449SZhuoyu Zhang 42103c22449SZhuoyu Zhang #define CONFIG_FSL_DEVICE_DISABLE 422c8a7d9daSWang Huan 423c8a7d9daSWang Huan #define CONFIG_BOOTDELAY 3 424c8a7d9daSWang Huan 42555d53ab4SAlison Wang #ifdef CONFIG_LPUART 42655d53ab4SAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 42755d53ab4SAlison Wang "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ 42855d53ab4SAlison Wang "initrd_high=0xcfffffff\0" \ 42955d53ab4SAlison Wang "fdt_high=0xcfffffff\0" 43055d53ab4SAlison Wang #else 431c8a7d9daSWang Huan #define CONFIG_EXTRA_ENV_SETTINGS \ 432c8a7d9daSWang Huan "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 433c8a7d9daSWang Huan "initrd_high=0xcfffffff\0" \ 434c8a7d9daSWang Huan "fdt_high=0xcfffffff\0" 43555d53ab4SAlison Wang #endif 436c8a7d9daSWang Huan 437c8a7d9daSWang Huan /* 438c8a7d9daSWang Huan * Miscellaneous configurable options 439c8a7d9daSWang Huan */ 440c8a7d9daSWang Huan #define CONFIG_SYS_LONGHELP /* undef to save memory */ 441c8a7d9daSWang Huan #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 442c8a7d9daSWang Huan #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 443c8a7d9daSWang Huan #define CONFIG_AUTO_COMPLETE 444c8a7d9daSWang Huan #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 445c8a7d9daSWang Huan #define CONFIG_SYS_PBSIZE \ 446c8a7d9daSWang Huan (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 447c8a7d9daSWang Huan #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 448c8a7d9daSWang Huan #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 449c8a7d9daSWang Huan 450c8a7d9daSWang Huan #define CONFIG_CMD_GREPENV 451c8a7d9daSWang Huan #define CONFIG_CMD_MEMINFO 452c8a7d9daSWang Huan #define CONFIG_CMD_MEMTEST 453c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_START 0x80000000 454c8a7d9daSWang Huan #define CONFIG_SYS_MEMTEST_END 0x9fffffff 455c8a7d9daSWang Huan 456c8a7d9daSWang Huan #define CONFIG_SYS_LOAD_ADDR 0x82000000 457c8a7d9daSWang Huan 458660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID 459660673afSXiubo Li 460c8a7d9daSWang Huan /* 461c8a7d9daSWang Huan * Stack sizes 462c8a7d9daSWang Huan * The stack sizes are set up in start.S using the settings below 463c8a7d9daSWang Huan */ 464c8a7d9daSWang Huan #define CONFIG_STACKSIZE (30 * 1024) 465c8a7d9daSWang Huan 466c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \ 467c8a7d9daSWang Huan (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 468c8a7d9daSWang Huan #define CONFIG_SYS_INIT_SP_ADDR \ 469c8a7d9daSWang Huan (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 470c8a7d9daSWang Huan 4718415bb68SAlison Wang #ifdef CONFIG_SPL_BUILD 4728415bb68SAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 4738415bb68SAlison Wang #else 474c8a7d9daSWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 4758415bb68SAlison Wang #endif 476c8a7d9daSWang Huan 477eaa859e7SZhao Qiang #define CONFIG_SYS_QE_FW_ADDR 0x67f40000 478eaa859e7SZhao Qiang 479c8a7d9daSWang Huan /* 480c8a7d9daSWang Huan * Environment 481c8a7d9daSWang Huan */ 482c8a7d9daSWang Huan #define CONFIG_ENV_OVERWRITE 483c8a7d9daSWang Huan 4848415bb68SAlison Wang #if defined(CONFIG_SD_BOOT) 4858415bb68SAlison Wang #define CONFIG_ENV_OFFSET 0x100000 4868415bb68SAlison Wang #define CONFIG_ENV_IS_IN_MMC 4878415bb68SAlison Wang #define CONFIG_SYS_MMC_ENV_DEV 0 4888415bb68SAlison Wang #define CONFIG_ENV_SIZE 0x20000 489d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT) 490d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH 491d612f0abSAlison Wang #define CONFIG_ENV_SIZE 0x2000 492d612f0abSAlison Wang #define CONFIG_ENV_OFFSET 0x100000 493d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE 0x10000 4948415bb68SAlison Wang #else 495c8a7d9daSWang Huan #define CONFIG_ENV_IS_IN_FLASH 496c8a7d9daSWang Huan #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 497c8a7d9daSWang Huan #define CONFIG_ENV_SIZE 0x20000 498c8a7d9daSWang Huan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 4998415bb68SAlison Wang #endif 500c8a7d9daSWang Huan 501c8a7d9daSWang Huan #define CONFIG_OF_LIBFDT 502c8a7d9daSWang Huan #define CONFIG_OF_BOARD_SETUP 503c8a7d9daSWang Huan #define CONFIG_CMD_BOOTZ 504c8a7d9daSWang Huan 5054ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R 5064ba4a095SRuchika Gupta 5074ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 5084ba4a095SRuchika Gupta #define CONFIG_CMD_HASH 5094ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL 5104ba4a095SRuchika Gupta 511ba474020SRuchika Gupta #ifdef CONFIG_SECURE_BOOT 512ba474020SRuchika Gupta #define CONFIG_CMD_BLOB 513562583deSgaurav rana #include <asm/fsl_secure_boot.h> 514ba474020SRuchika Gupta #endif 515ba474020SRuchika Gupta 516c8a7d9daSWang Huan #endif 517