xref: /rk3399_rockchip-uboot/include/configs/ls1021aqds.h (revision da9971d1b3bdb554d4a4ac948119f8b2616bbcce)
1 /*
2  * Copyright 2014 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9 
10 #define CONFIG_LS102XA
11 
12 #define CONFIG_SYS_GENERIC_BOARD
13 
14 #define CONFIG_DISPLAY_CPUINFO
15 #define CONFIG_DISPLAY_BOARDINFO
16 
17 #define CONFIG_SKIP_LOWLEVEL_INIT
18 #define CONFIG_BOARD_EARLY_INIT_F
19 
20 #define CONFIG_DEEP_SLEEP
21 #if defined(CONFIG_DEEP_SLEEP)
22 #define CONFIG_SILENT_CONSOLE
23 #endif
24 
25 /*
26  * Size of malloc() pool
27  */
28 #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 16 * 1024 * 1024)
29 
30 #define CONFIG_SYS_INIT_RAM_ADDR	OCRAM_BASE_ADDR
31 #define CONFIG_SYS_INIT_RAM_SIZE	OCRAM_SIZE
32 
33 /*
34  * Generic Timer Definitions
35  */
36 #define GENERIC_TIMER_CLK		12500000
37 
38 #ifndef __ASSEMBLY__
39 unsigned long get_board_sys_clk(void);
40 unsigned long get_board_ddr_clk(void);
41 #endif
42 
43 #ifdef CONFIG_QSPI_BOOT
44 #define CONFIG_SYS_CLK_FREQ		100000000
45 #define CONFIG_DDR_CLK_FREQ		100000000
46 #define CONFIG_QIXIS_I2C_ACCESS
47 #else
48 #define CONFIG_SYS_CLK_FREQ		get_board_sys_clk()
49 #define CONFIG_DDR_CLK_FREQ		get_board_ddr_clk()
50 #endif
51 
52 #ifdef CONFIG_RAMBOOT_PBL
53 #define CONFIG_SYS_FSL_PBL_PBI	board/freescale/ls1021aqds/ls102xa_pbi.cfg
54 #endif
55 
56 #ifdef CONFIG_SD_BOOT
57 #define CONFIG_SYS_FSL_PBL_RCW	board/freescale/ls1021aqds/ls102xa_rcw_sd.cfg
58 #define CONFIG_SPL_FRAMEWORK
59 #define CONFIG_SPL_LDSCRIPT	"arch/$(ARCH)/cpu/u-boot-spl.lds"
60 #define CONFIG_SPL_LIBCOMMON_SUPPORT
61 #define CONFIG_SPL_LIBGENERIC_SUPPORT
62 #define CONFIG_SPL_ENV_SUPPORT
63 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
64 #define CONFIG_SPL_I2C_SUPPORT
65 #define CONFIG_SPL_WATCHDOG_SUPPORT
66 #define CONFIG_SPL_SERIAL_SUPPORT
67 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
68 #define CONFIG_SPL_MMC_SUPPORT
69 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR		0xe8
70 #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS		0x400
71 
72 #define CONFIG_SPL_TEXT_BASE		0x10000000
73 #define CONFIG_SPL_MAX_SIZE		0x1a000
74 #define CONFIG_SPL_STACK		0x1001d000
75 #define CONFIG_SPL_PAD_TO		0x1c000
76 #define CONFIG_SYS_TEXT_BASE		0x82000000
77 
78 #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SYS_TEXT_BASE + \
79 		CONFIG_SYS_MONITOR_LEN)
80 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
81 #define CONFIG_SPL_BSS_START_ADDR	0x80100000
82 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
83 #define CONFIG_SYS_MONITOR_LEN		0x80000
84 #endif
85 
86 #ifdef CONFIG_QSPI_BOOT
87 #define CONFIG_SYS_TEXT_BASE		0x40010000
88 #define CONFIG_SYS_NO_FLASH
89 #endif
90 
91 #ifdef CONFIG_NAND_BOOT
92 #define CONFIG_SYS_FSL_PBL_RCW	board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
93 #define CONFIG_SPL_FRAMEWORK
94 #define CONFIG_SPL_LDSCRIPT	"arch/$(ARCH)/cpu/u-boot-spl.lds"
95 #define CONFIG_SPL_LIBCOMMON_SUPPORT
96 #define CONFIG_SPL_LIBGENERIC_SUPPORT
97 #define CONFIG_SPL_ENV_SUPPORT
98 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
99 #define CONFIG_SPL_I2C_SUPPORT
100 #define CONFIG_SPL_WATCHDOG_SUPPORT
101 #define CONFIG_SPL_SERIAL_SUPPORT
102 #define CONFIG_SPL_NAND_SUPPORT
103 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
104 
105 #define CONFIG_SPL_TEXT_BASE		0x10000000
106 #define CONFIG_SPL_MAX_SIZE		0x1a000
107 #define CONFIG_SPL_STACK		0x1001d000
108 #define CONFIG_SPL_PAD_TO		0x1c000
109 #define CONFIG_SYS_TEXT_BASE		0x82000000
110 
111 #define CONFIG_SYS_NAND_U_BOOT_SIZE	(400 << 10)
112 #define CONFIG_SYS_NAND_U_BOOT_OFFS	CONFIG_SPL_PAD_TO
113 #define CONFIG_SYS_NAND_PAGE_SIZE	2048
114 #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
115 #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
116 
117 #define CONFIG_SYS_SPL_MALLOC_START	0x80200000
118 #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
119 #define CONFIG_SPL_BSS_START_ADDR	0x80100000
120 #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
121 #define CONFIG_SYS_MONITOR_LEN		0x80000
122 #endif
123 
124 #ifndef CONFIG_SYS_TEXT_BASE
125 #define CONFIG_SYS_TEXT_BASE		0x60100000
126 #endif
127 
128 #define CONFIG_NR_DRAM_BANKS		1
129 
130 #define CONFIG_DDR_SPD
131 #define SPD_EEPROM_ADDRESS		0x51
132 #define CONFIG_SYS_SPD_BUS_NUM		0
133 
134 #define CONFIG_FSL_DDR_INTERACTIVE	/* Interactive debugging */
135 #ifndef CONFIG_SYS_FSL_DDR4
136 #define CONFIG_SYS_FSL_DDR3		/* Use DDR3 memory */
137 #define CONFIG_SYS_DDR_RAW_TIMING
138 #endif
139 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
140 #define CONFIG_CHIP_SELECTS_PER_CTRL	4
141 
142 #define CONFIG_SYS_DDR_SDRAM_BASE	0x80000000UL
143 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
144 
145 #define CONFIG_DDR_ECC
146 #ifdef CONFIG_DDR_ECC
147 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
148 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
149 #endif
150 
151 #define CONFIG_SYS_HAS_SERDES
152 
153 #define CONFIG_FSL_CAAM			/* Enable CAAM */
154 
155 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
156 	!defined(CONFIG_QSPI_BOOT)
157 #define CONFIG_U_QE
158 #endif
159 
160 /*
161  * IFC Definitions
162  */
163 #ifndef CONFIG_QSPI_BOOT
164 #define CONFIG_FSL_IFC
165 #define CONFIG_SYS_FLASH_BASE		0x60000000
166 #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
167 
168 #define CONFIG_SYS_NOR0_CSPR_EXT	(0x0)
169 #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
170 				CSPR_PORT_SIZE_16 | \
171 				CSPR_MSEL_NOR | \
172 				CSPR_V)
173 #define CONFIG_SYS_NOR1_CSPR_EXT	(0x0)
174 #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
175 				+ 0x8000000) | \
176 				CSPR_PORT_SIZE_16 | \
177 				CSPR_MSEL_NOR | \
178 				CSPR_V)
179 #define CONFIG_SYS_NOR_AMASK		IFC_AMASK(128 * 1024 * 1024)
180 
181 #define CONFIG_SYS_NOR_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
182 					CSOR_NOR_TRHZ_80)
183 #define CONFIG_SYS_NOR_FTIM0		(FTIM0_NOR_TACSE(0x4) | \
184 					FTIM0_NOR_TEADC(0x5) | \
185 					FTIM0_NOR_TEAHC(0x5))
186 #define CONFIG_SYS_NOR_FTIM1		(FTIM1_NOR_TACO(0x35) | \
187 					FTIM1_NOR_TRAD_NOR(0x1a) | \
188 					FTIM1_NOR_TSEQRAD_NOR(0x13))
189 #define CONFIG_SYS_NOR_FTIM2		(FTIM2_NOR_TCS(0x4) | \
190 					FTIM2_NOR_TCH(0x4) | \
191 					FTIM2_NOR_TWPH(0xe) | \
192 					FTIM2_NOR_TWP(0x1c))
193 #define CONFIG_SYS_NOR_FTIM3		0
194 
195 #define CONFIG_FLASH_CFI_DRIVER
196 #define CONFIG_SYS_FLASH_CFI
197 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
198 #define CONFIG_SYS_FLASH_QUIET_TEST
199 #define CONFIG_FLASH_SHOW_PROGRESS	45
200 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
201 #define CONFIG_SYS_WRITE_SWAPPED_DATA
202 
203 #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
204 #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
205 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
206 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
207 
208 #define CONFIG_SYS_FLASH_EMPTY_INFO
209 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS, \
210 					CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
211 
212 /*
213  * NAND Flash Definitions
214  */
215 #define CONFIG_NAND_FSL_IFC
216 
217 #define CONFIG_SYS_NAND_BASE		0x7e800000
218 #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
219 
220 #define CONFIG_SYS_NAND_CSPR_EXT	(0x0)
221 
222 #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
223 				| CSPR_PORT_SIZE_8	\
224 				| CSPR_MSEL_NAND	\
225 				| CSPR_V)
226 #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
227 #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
228 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
229 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */ \
230 				| CSOR_NAND_RAL_3	/* RAL = 3 Bytes */ \
231 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
232 				| CSOR_NAND_SPRZ_64	/* Spare size = 64 */ \
233 				| CSOR_NAND_PB(64))	/* 64 Pages Per Block */
234 
235 #define CONFIG_SYS_NAND_ONFI_DETECTION
236 
237 #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x7) | \
238 					FTIM0_NAND_TWP(0x18)   | \
239 					FTIM0_NAND_TWCHT(0x7) | \
240 					FTIM0_NAND_TWH(0xa))
241 #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
242 					FTIM1_NAND_TWBE(0x39)  | \
243 					FTIM1_NAND_TRR(0xe)   | \
244 					FTIM1_NAND_TRP(0x18))
245 #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0xf) | \
246 					FTIM2_NAND_TREH(0xa) | \
247 					FTIM2_NAND_TWHRE(0x1e))
248 #define CONFIG_SYS_NAND_FTIM3           0x0
249 
250 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
251 #define CONFIG_SYS_MAX_NAND_DEVICE	1
252 #define CONFIG_CMD_NAND
253 
254 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
255 #endif
256 
257 /*
258  * QIXIS Definitions
259  */
260 #define CONFIG_FSL_QIXIS
261 
262 #ifdef CONFIG_FSL_QIXIS
263 #define QIXIS_BASE			0x7fb00000
264 #define QIXIS_BASE_PHYS			QIXIS_BASE
265 #define CONFIG_SYS_I2C_FPGA_ADDR	0x66
266 #define QIXIS_LBMAP_SWITCH		6
267 #define QIXIS_LBMAP_MASK		0x0f
268 #define QIXIS_LBMAP_SHIFT		0
269 #define QIXIS_LBMAP_DFLTBANK		0x00
270 #define QIXIS_LBMAP_ALTBANK		0x04
271 #define QIXIS_RST_CTL_RESET		0x44
272 #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
273 #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
274 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
275 
276 #define CONFIG_SYS_FPGA_CSPR_EXT	(0x0)
277 #define CONFIG_SYS_FPGA_CSPR		(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
278 					CSPR_PORT_SIZE_8 | \
279 					CSPR_MSEL_GPCM | \
280 					CSPR_V)
281 #define CONFIG_SYS_FPGA_AMASK		IFC_AMASK(64 * 1024)
282 #define CONFIG_SYS_FPGA_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
283 					CSOR_NOR_NOR_MODE_AVD_NOR | \
284 					CSOR_NOR_TRHZ_80)
285 
286 /*
287  * QIXIS Timing parameters for IFC GPCM
288  */
289 #define CONFIG_SYS_FPGA_FTIM0		(FTIM0_GPCM_TACSE(0xe) | \
290 					FTIM0_GPCM_TEADC(0xe) | \
291 					FTIM0_GPCM_TEAHC(0xe))
292 #define CONFIG_SYS_FPGA_FTIM1		(FTIM1_GPCM_TACO(0xe) | \
293 					FTIM1_GPCM_TRAD(0x1f))
294 #define CONFIG_SYS_FPGA_FTIM2		(FTIM2_GPCM_TCS(0xe) | \
295 					FTIM2_GPCM_TCH(0xe) | \
296 					FTIM2_GPCM_TWP(0xf0))
297 #define CONFIG_SYS_FPGA_FTIM3		0x0
298 #endif
299 
300 #if defined(CONFIG_NAND_BOOT)
301 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
302 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
303 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
304 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
305 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
306 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
307 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
308 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
309 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
310 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
311 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
312 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
313 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
314 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
315 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
316 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
317 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
318 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
319 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
320 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
321 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
322 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
323 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
324 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
325 #define CONFIG_SYS_CSPR3_EXT		CONFIG_SYS_FPGA_CSPR_EXT
326 #define CONFIG_SYS_CSPR3		CONFIG_SYS_FPGA_CSPR
327 #define CONFIG_SYS_AMASK3		CONFIG_SYS_FPGA_AMASK
328 #define CONFIG_SYS_CSOR3		CONFIG_SYS_FPGA_CSOR
329 #define CONFIG_SYS_CS3_FTIM0		CONFIG_SYS_FPGA_FTIM0
330 #define CONFIG_SYS_CS3_FTIM1		CONFIG_SYS_FPGA_FTIM1
331 #define CONFIG_SYS_CS3_FTIM2		CONFIG_SYS_FPGA_FTIM2
332 #define CONFIG_SYS_CS3_FTIM3		CONFIG_SYS_FPGA_FTIM3
333 #else
334 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
335 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
336 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
337 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
338 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
339 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
340 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
341 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
342 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
343 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
344 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
345 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
346 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
347 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
348 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
349 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
350 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
351 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
352 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
353 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
354 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
355 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
356 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
357 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
358 #define CONFIG_SYS_CSPR3_EXT		CONFIG_SYS_FPGA_CSPR_EXT
359 #define CONFIG_SYS_CSPR3		CONFIG_SYS_FPGA_CSPR
360 #define CONFIG_SYS_AMASK3		CONFIG_SYS_FPGA_AMASK
361 #define CONFIG_SYS_CSOR3		CONFIG_SYS_FPGA_CSOR
362 #define CONFIG_SYS_CS3_FTIM0		CONFIG_SYS_FPGA_FTIM0
363 #define CONFIG_SYS_CS3_FTIM1		CONFIG_SYS_FPGA_FTIM1
364 #define CONFIG_SYS_CS3_FTIM2		CONFIG_SYS_FPGA_FTIM2
365 #define CONFIG_SYS_CS3_FTIM3		CONFIG_SYS_FPGA_FTIM3
366 #endif
367 
368 /*
369  * Serial Port
370  */
371 #ifdef CONFIG_LPUART
372 #define CONFIG_FSL_LPUART
373 #define CONFIG_LPUART_32B_REG
374 #else
375 #define CONFIG_CONS_INDEX		1
376 #define CONFIG_SYS_NS16550
377 #define CONFIG_SYS_NS16550_SERIAL
378 #define CONFIG_SYS_NS16550_REG_SIZE	1
379 #define CONFIG_SYS_NS16550_CLK		get_serial_clock()
380 #endif
381 
382 #define CONFIG_BAUDRATE			115200
383 
384 /*
385  * I2C
386  */
387 #define CONFIG_CMD_I2C
388 #define CONFIG_SYS_I2C
389 #define CONFIG_SYS_I2C_MXC
390 #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
391 
392 /*
393  * I2C bus multiplexer
394  */
395 #define I2C_MUX_PCA_ADDR_PRI		0x77
396 #define I2C_MUX_CH_DEFAULT		0x8
397 #define I2C_MUX_CH_CH7301		0xC
398 
399 /*
400  * MMC
401  */
402 #define CONFIG_MMC
403 #define CONFIG_CMD_MMC
404 #define CONFIG_FSL_ESDHC
405 #define CONFIG_GENERIC_MMC
406 
407 #define CONFIG_CMD_FAT
408 #define CONFIG_DOS_PARTITION
409 
410 /* QSPI */
411 #ifdef CONFIG_QSPI_BOOT
412 #define CONFIG_FSL_QSPI
413 #define QSPI0_AMBA_BASE			0x40000000
414 #define FSL_QSPI_FLASH_SIZE		(1 << 24)
415 #define FSL_QSPI_FLASH_NUM		2
416 
417 #define CONFIG_CMD_SF
418 #define CONFIG_SPI_FLASH_SPANSION
419 #endif
420 
421 /*
422  * USB
423  */
424 #define CONFIG_HAS_FSL_DR_USB
425 
426 #ifdef CONFIG_HAS_FSL_DR_USB
427 #define CONFIG_USB_EHCI
428 
429 #ifdef CONFIG_USB_EHCI
430 #define CONFIG_CMD_USB
431 #define CONFIG_USB_STORAGE
432 #define CONFIG_USB_EHCI_FSL
433 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
434 #define CONFIG_CMD_EXT2
435 #endif
436 #endif
437 
438 /*
439  * Video
440  */
441 #define CONFIG_FSL_DCU_FB
442 
443 #ifdef CONFIG_FSL_DCU_FB
444 #define CONFIG_VIDEO
445 #define CONFIG_CMD_BMP
446 #define CONFIG_CFB_CONSOLE
447 #define CONFIG_VGA_AS_SINGLE_DEVICE
448 #define CONFIG_VIDEO_LOGO
449 #define CONFIG_VIDEO_BMP_LOGO
450 
451 #define CONFIG_FSL_DIU_CH7301
452 #define CONFIG_SYS_I2C_DVI_BUS_NUM	0
453 #define CONFIG_SYS_I2C_QIXIS_ADDR	0x66
454 #define CONFIG_SYS_I2C_DVI_ADDR		0x75
455 #endif
456 
457 /*
458  * eTSEC
459  */
460 #define CONFIG_TSEC_ENET
461 
462 #ifdef CONFIG_TSEC_ENET
463 #define CONFIG_MII
464 #define CONFIG_MII_DEFAULT_TSEC		3
465 #define CONFIG_TSEC1			1
466 #define CONFIG_TSEC1_NAME		"eTSEC1"
467 #define CONFIG_TSEC2			1
468 #define CONFIG_TSEC2_NAME		"eTSEC2"
469 #define CONFIG_TSEC3			1
470 #define CONFIG_TSEC3_NAME		"eTSEC3"
471 
472 #define TSEC1_PHY_ADDR			1
473 #define TSEC2_PHY_ADDR			2
474 #define TSEC3_PHY_ADDR			3
475 
476 #define TSEC1_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
477 #define TSEC2_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
478 #define TSEC3_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
479 
480 #define TSEC1_PHYIDX			0
481 #define TSEC2_PHYIDX			0
482 #define TSEC3_PHYIDX			0
483 
484 #define CONFIG_ETHPRIME			"eTSEC1"
485 
486 #define CONFIG_PHY_GIGE
487 #define CONFIG_PHYLIB
488 #define CONFIG_PHY_REALTEK
489 
490 #define CONFIG_HAS_ETH0
491 #define CONFIG_HAS_ETH1
492 #define CONFIG_HAS_ETH2
493 
494 #define CONFIG_FSL_SGMII_RISER		1
495 #define SGMII_RISER_PHY_OFFSET		0x1b
496 
497 #ifdef CONFIG_FSL_SGMII_RISER
498 #define CONFIG_SYS_TBIPA_VALUE		8
499 #endif
500 
501 #endif
502 
503 /* PCIe */
504 #define CONFIG_PCI		/* Enable PCI/PCIE */
505 #define CONFIG_PCIE1		/* PCIE controler 1 */
506 #define CONFIG_PCIE2		/* PCIE controler 2 */
507 #define CONFIG_PCIE_LAYERSCAPE	/* Use common FSL Layerscape PCIe code */
508 #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
509 
510 #define CONFIG_SYS_PCI_64BIT
511 
512 #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF	0x00000000
513 #define CONFIG_SYS_PCIE_CFG0_SIZE	0x00001000	/* 4k */
514 #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF	0x00001000
515 #define CONFIG_SYS_PCIE_CFG1_SIZE	0x00001000	/* 4k */
516 
517 #define CONFIG_SYS_PCIE_IO_BUS		0x00000000
518 #define CONFIG_SYS_PCIE_IO_PHYS_OFF	0x00010000
519 #define CONFIG_SYS_PCIE_IO_SIZE		0x00010000	/* 64k */
520 
521 #define CONFIG_SYS_PCIE_MEM_BUS		0x08000000
522 #define CONFIG_SYS_PCIE_MEM_PHYS_OFF	0x04000000
523 #define CONFIG_SYS_PCIE_MEM_SIZE	0x08000000	/* 128M */
524 
525 #ifdef CONFIG_PCI
526 #define CONFIG_PCI_PNP
527 #define CONFIG_E1000
528 #define CONFIG_PCI_SCAN_SHOW
529 #define CONFIG_CMD_PCI
530 #endif
531 
532 #define CONFIG_CMD_PING
533 #define CONFIG_CMD_DHCP
534 #define CONFIG_CMD_MII
535 
536 #define CONFIG_CMDLINE_TAG
537 #define CONFIG_CMDLINE_EDITING
538 
539 #define CONFIG_ARMV7_NONSEC
540 #define CONFIG_ARMV7_VIRT
541 #define CONFIG_PEN_ADDR_BIG_ENDIAN
542 #define CONFIG_LS102XA_NS_ACCESS
543 #define CONFIG_SMP_PEN_ADDR		0x01ee0200
544 #define CONFIG_TIMER_CLK_FREQ		12500000
545 #define CONFIG_ARMV7_SECURE_BASE	OCRAM_BASE_S_ADDR
546 
547 #define CONFIG_HWCONFIG
548 #define HWCONFIG_BUFFER_SIZE		128
549 
550 #define CONFIG_BOOTDELAY		3
551 
552 #define CONFIG_SYS_QE_FW_ADDR     0x67f40000
553 
554 #ifdef CONFIG_LPUART
555 #define CONFIG_EXTRA_ENV_SETTINGS       \
556 	"bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
557 	"fdt_high=0xcfffffff\0"         \
558 	"initrd_high=0xcfffffff\0"      \
559 	"hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
560 #else
561 #define CONFIG_EXTRA_ENV_SETTINGS	\
562 	"bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
563 	"fdt_high=0xcfffffff\0"		\
564 	"initrd_high=0xcfffffff\0"      \
565 	"hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
566 #endif
567 
568 /*
569  * Miscellaneous configurable options
570  */
571 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
572 #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
573 #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
574 #define CONFIG_AUTO_COMPLETE
575 #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
576 #define CONFIG_SYS_PBSIZE		\
577 		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
578 #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
579 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
580 
581 #define CONFIG_CMD_GREPENV
582 #define CONFIG_CMD_MEMINFO
583 #define CONFIG_CMD_MEMTEST
584 #define CONFIG_SYS_MEMTEST_START	0x80000000
585 #define CONFIG_SYS_MEMTEST_END		0x9fffffff
586 
587 #define CONFIG_SYS_LOAD_ADDR		0x82000000
588 
589 #define CONFIG_LS102XA_STREAM_ID
590 
591 /*
592  * Stack sizes
593  * The stack sizes are set up in start.S using the settings below
594  */
595 #define CONFIG_STACKSIZE		(30 * 1024)
596 
597 #define CONFIG_SYS_INIT_SP_OFFSET \
598 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
599 #define CONFIG_SYS_INIT_SP_ADDR \
600 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
601 
602 #ifdef CONFIG_SPL_BUILD
603 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
604 #else
605 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
606 #endif
607 
608 /*
609  * Environment
610  */
611 #define CONFIG_ENV_OVERWRITE
612 
613 #if defined(CONFIG_SD_BOOT)
614 #define CONFIG_ENV_OFFSET		0x100000
615 #define CONFIG_ENV_IS_IN_MMC
616 #define CONFIG_SYS_MMC_ENV_DEV		0
617 #define CONFIG_ENV_SIZE			0x2000
618 #elif defined(CONFIG_QSPI_BOOT)
619 #define CONFIG_ENV_IS_IN_SPI_FLASH
620 #define CONFIG_ENV_SIZE			0x2000          /* 8KB */
621 #define CONFIG_ENV_OFFSET		0x100000        /* 1MB */
622 #define CONFIG_ENV_SECT_SIZE		0x10000
623 #elif defined(CONFIG_NAND_BOOT)
624 #define CONFIG_ENV_IS_IN_NAND
625 #define CONFIG_ENV_SIZE			0x2000
626 #define CONFIG_ENV_OFFSET		(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
627 #else
628 #define CONFIG_ENV_IS_IN_FLASH
629 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
630 #define CONFIG_ENV_SIZE			0x2000
631 #define CONFIG_ENV_SECT_SIZE		0x20000 /* 128K (one sector) */
632 #endif
633 
634 #define CONFIG_OF_LIBFDT
635 #define CONFIG_OF_BOARD_SETUP
636 #define CONFIG_CMD_BOOTZ
637 
638 #define CONFIG_MISC_INIT_R
639 
640 /* Hash command with SHA acceleration supported in hardware */
641 #define CONFIG_CMD_HASH
642 #define CONFIG_SHA_HW_ACCEL
643 
644 #ifdef CONFIG_SECURE_BOOT
645 #define CONFIG_CMD_BLOB
646 #include <asm/fsl_secure_boot.h>
647 #endif
648 
649 #endif
650