1 /* 2 * Copyright 2014 Freescale Semiconductor, Inc. 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 */ 6 7 #ifndef __CONFIG_H 8 #define __CONFIG_H 9 10 #define CONFIG_LS102XA 11 12 #define CONFIG_ARMV7_PSCI_1_0 13 14 #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR 15 16 #define CONFIG_SYS_FSL_CLK 17 18 #define CONFIG_DISPLAY_CPUINFO 19 #define CONFIG_DISPLAY_BOARDINFO 20 21 #define CONFIG_SKIP_LOWLEVEL_INIT 22 #define CONFIG_BOARD_EARLY_INIT_F 23 24 #define CONFIG_DEEP_SLEEP 25 #if defined(CONFIG_DEEP_SLEEP) 26 #define CONFIG_SILENT_CONSOLE 27 #endif 28 29 /* 30 * Size of malloc() pool 31 */ 32 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 33 34 #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 35 #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 36 37 /* 38 * Generic Timer Definitions 39 */ 40 #define GENERIC_TIMER_CLK 12500000 41 42 #ifndef __ASSEMBLY__ 43 unsigned long get_board_sys_clk(void); 44 unsigned long get_board_ddr_clk(void); 45 #endif 46 47 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 48 #define CONFIG_SYS_CLK_FREQ 100000000 49 #define CONFIG_DDR_CLK_FREQ 100000000 50 #define CONFIG_QIXIS_I2C_ACCESS 51 #else 52 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 53 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 54 #endif 55 56 #ifdef CONFIG_RAMBOOT_PBL 57 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg 58 #endif 59 60 #ifdef CONFIG_SD_BOOT 61 #ifdef CONFIG_SD_BOOT_QSPI 62 #define CONFIG_SYS_FSL_PBL_RCW \ 63 board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg 64 #else 65 #define CONFIG_SYS_FSL_PBL_RCW \ 66 board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg 67 #endif 68 #define CONFIG_SPL_FRAMEWORK 69 #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 70 #define CONFIG_SPL_LIBCOMMON_SUPPORT 71 #define CONFIG_SPL_LIBGENERIC_SUPPORT 72 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 73 #define CONFIG_SPL_I2C_SUPPORT 74 #define CONFIG_SPL_WATCHDOG_SUPPORT 75 #define CONFIG_SPL_SERIAL_SUPPORT 76 #define CONFIG_SPL_MMC_SUPPORT 77 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8 78 #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x600 79 80 #define CONFIG_SPL_TEXT_BASE 0x10000000 81 #define CONFIG_SPL_MAX_SIZE 0x1a000 82 #define CONFIG_SPL_STACK 0x1001d000 83 #define CONFIG_SPL_PAD_TO 0x1c000 84 #define CONFIG_SYS_TEXT_BASE 0x82000000 85 86 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 87 CONFIG_SYS_MONITOR_LEN) 88 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 89 #define CONFIG_SPL_BSS_START_ADDR 0x80100000 90 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 91 #define CONFIG_SYS_MONITOR_LEN 0xc0000 92 #endif 93 94 #ifdef CONFIG_QSPI_BOOT 95 #define CONFIG_SYS_TEXT_BASE 0x40010000 96 #endif 97 98 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 99 #define CONFIG_SYS_NO_FLASH 100 #endif 101 102 #ifdef CONFIG_NAND_BOOT 103 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg 104 #define CONFIG_SPL_FRAMEWORK 105 #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 106 #define CONFIG_SPL_LIBCOMMON_SUPPORT 107 #define CONFIG_SPL_LIBGENERIC_SUPPORT 108 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 109 #define CONFIG_SPL_I2C_SUPPORT 110 #define CONFIG_SPL_WATCHDOG_SUPPORT 111 #define CONFIG_SPL_SERIAL_SUPPORT 112 #define CONFIG_SPL_NAND_SUPPORT 113 114 #define CONFIG_SPL_TEXT_BASE 0x10000000 115 #define CONFIG_SPL_MAX_SIZE 0x1a000 116 #define CONFIG_SPL_STACK 0x1001d000 117 #define CONFIG_SPL_PAD_TO 0x1c000 118 #define CONFIG_SYS_TEXT_BASE 0x82000000 119 120 #define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10) 121 #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO 122 #define CONFIG_SYS_NAND_PAGE_SIZE 2048 123 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 124 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 125 126 #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 127 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 128 #define CONFIG_SPL_BSS_START_ADDR 0x80100000 129 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 130 #define CONFIG_SYS_MONITOR_LEN 0x80000 131 #endif 132 133 #ifndef CONFIG_SYS_TEXT_BASE 134 #define CONFIG_SYS_TEXT_BASE 0x60100000 135 #endif 136 137 #define CONFIG_NR_DRAM_BANKS 1 138 139 #define CONFIG_DDR_SPD 140 #define SPD_EEPROM_ADDRESS 0x51 141 #define CONFIG_SYS_SPD_BUS_NUM 0 142 143 #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */ 144 #ifndef CONFIG_SYS_FSL_DDR4 145 #define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */ 146 #define CONFIG_SYS_DDR_RAW_TIMING 147 #endif 148 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 149 #define CONFIG_CHIP_SELECTS_PER_CTRL 4 150 151 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 152 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 153 154 #define CONFIG_DDR_ECC 155 #ifdef CONFIG_DDR_ECC 156 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 157 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 158 #endif 159 160 #define CONFIG_SYS_HAS_SERDES 161 162 #define CONFIG_FSL_CAAM /* Enable CAAM */ 163 164 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \ 165 !defined(CONFIG_QSPI_BOOT) 166 #define CONFIG_U_QE 167 #endif 168 169 /* 170 * IFC Definitions 171 */ 172 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 173 #define CONFIG_FSL_IFC 174 #define CONFIG_SYS_FLASH_BASE 0x60000000 175 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 176 177 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 178 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 179 CSPR_PORT_SIZE_16 | \ 180 CSPR_MSEL_NOR | \ 181 CSPR_V) 182 #define CONFIG_SYS_NOR1_CSPR_EXT (0x0) 183 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 184 + 0x8000000) | \ 185 CSPR_PORT_SIZE_16 | \ 186 CSPR_MSEL_NOR | \ 187 CSPR_V) 188 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 189 190 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 191 CSOR_NOR_TRHZ_80) 192 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 193 FTIM0_NOR_TEADC(0x5) | \ 194 FTIM0_NOR_TEAHC(0x5)) 195 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 196 FTIM1_NOR_TRAD_NOR(0x1a) | \ 197 FTIM1_NOR_TSEQRAD_NOR(0x13)) 198 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 199 FTIM2_NOR_TCH(0x4) | \ 200 FTIM2_NOR_TWPH(0xe) | \ 201 FTIM2_NOR_TWP(0x1c)) 202 #define CONFIG_SYS_NOR_FTIM3 0 203 204 #define CONFIG_FLASH_CFI_DRIVER 205 #define CONFIG_SYS_FLASH_CFI 206 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 207 #define CONFIG_SYS_FLASH_QUIET_TEST 208 #define CONFIG_FLASH_SHOW_PROGRESS 45 209 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 210 #define CONFIG_SYS_WRITE_SWAPPED_DATA 211 212 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 213 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 214 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 215 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 216 217 #define CONFIG_SYS_FLASH_EMPTY_INFO 218 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \ 219 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000} 220 221 /* 222 * NAND Flash Definitions 223 */ 224 #define CONFIG_NAND_FSL_IFC 225 226 #define CONFIG_SYS_NAND_BASE 0x7e800000 227 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 228 229 #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 230 231 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 232 | CSPR_PORT_SIZE_8 \ 233 | CSPR_MSEL_NAND \ 234 | CSPR_V) 235 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 236 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 237 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 238 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 239 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ 240 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 241 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \ 242 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */ 243 244 #define CONFIG_SYS_NAND_ONFI_DETECTION 245 246 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \ 247 FTIM0_NAND_TWP(0x18) | \ 248 FTIM0_NAND_TWCHT(0x7) | \ 249 FTIM0_NAND_TWH(0xa)) 250 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 251 FTIM1_NAND_TWBE(0x39) | \ 252 FTIM1_NAND_TRR(0xe) | \ 253 FTIM1_NAND_TRP(0x18)) 254 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \ 255 FTIM2_NAND_TREH(0xa) | \ 256 FTIM2_NAND_TWHRE(0x1e)) 257 #define CONFIG_SYS_NAND_FTIM3 0x0 258 259 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 260 #define CONFIG_SYS_MAX_NAND_DEVICE 1 261 #define CONFIG_CMD_NAND 262 263 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 264 #endif 265 266 /* 267 * QIXIS Definitions 268 */ 269 #define CONFIG_FSL_QIXIS 270 271 #ifdef CONFIG_FSL_QIXIS 272 #define QIXIS_BASE 0x7fb00000 273 #define QIXIS_BASE_PHYS QIXIS_BASE 274 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 275 #define QIXIS_LBMAP_SWITCH 6 276 #define QIXIS_LBMAP_MASK 0x0f 277 #define QIXIS_LBMAP_SHIFT 0 278 #define QIXIS_LBMAP_DFLTBANK 0x00 279 #define QIXIS_LBMAP_ALTBANK 0x04 280 #define QIXIS_PWR_CTL 0x21 281 #define QIXIS_PWR_CTL_POWEROFF 0x80 282 #define QIXIS_RST_CTL_RESET 0x44 283 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 284 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 285 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 286 287 #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 288 #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \ 289 CSPR_PORT_SIZE_8 | \ 290 CSPR_MSEL_GPCM | \ 291 CSPR_V) 292 #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 293 #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 294 CSOR_NOR_NOR_MODE_AVD_NOR | \ 295 CSOR_NOR_TRHZ_80) 296 297 /* 298 * QIXIS Timing parameters for IFC GPCM 299 */ 300 #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \ 301 FTIM0_GPCM_TEADC(0xe) | \ 302 FTIM0_GPCM_TEAHC(0xe)) 303 #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \ 304 FTIM1_GPCM_TRAD(0x1f)) 305 #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \ 306 FTIM2_GPCM_TCH(0xe) | \ 307 FTIM2_GPCM_TWP(0xf0)) 308 #define CONFIG_SYS_FPGA_FTIM3 0x0 309 #endif 310 311 #if defined(CONFIG_NAND_BOOT) 312 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 313 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 314 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 315 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 316 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 317 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 318 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 319 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 320 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 321 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 322 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 323 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 324 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 325 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 326 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 327 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 328 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 329 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 330 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 331 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 332 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 333 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 334 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 335 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 336 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 337 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 338 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 339 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 340 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 341 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 342 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 343 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 344 #else 345 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 346 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 347 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 348 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 349 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 350 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 351 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 352 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 353 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 354 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 355 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 356 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 357 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 358 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 359 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 360 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 361 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 362 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 363 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 364 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 365 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 366 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 367 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 368 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 369 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 370 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 371 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 372 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 373 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 374 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 375 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 376 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 377 #endif 378 379 /* 380 * Serial Port 381 */ 382 #ifdef CONFIG_LPUART 383 #define CONFIG_LPUART_32B_REG 384 #else 385 #define CONFIG_CONS_INDEX 1 386 #define CONFIG_SYS_NS16550_SERIAL 387 #ifndef CONFIG_DM_SERIAL 388 #define CONFIG_SYS_NS16550_REG_SIZE 1 389 #endif 390 #define CONFIG_SYS_NS16550_CLK get_serial_clock() 391 #endif 392 393 #define CONFIG_BAUDRATE 115200 394 395 /* 396 * I2C 397 */ 398 #define CONFIG_SYS_I2C 399 #define CONFIG_SYS_I2C_MXC 400 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 401 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 402 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 403 404 /* 405 * I2C bus multiplexer 406 */ 407 #define I2C_MUX_PCA_ADDR_PRI 0x77 408 #define I2C_MUX_CH_DEFAULT 0x8 409 #define I2C_MUX_CH_CH7301 0xC 410 411 /* 412 * MMC 413 */ 414 #define CONFIG_MMC 415 #define CONFIG_FSL_ESDHC 416 #define CONFIG_GENERIC_MMC 417 418 #define CONFIG_DOS_PARTITION 419 420 /* SPI */ 421 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 422 /* QSPI */ 423 #define QSPI0_AMBA_BASE 0x40000000 424 #define FSL_QSPI_FLASH_SIZE (1 << 24) 425 #define FSL_QSPI_FLASH_NUM 2 426 427 /* DSPI */ 428 429 /* DM SPI */ 430 #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI) 431 #define CONFIG_DM_SPI_FLASH 432 #define CONFIG_SPI_FLASH_DATAFLASH 433 #endif 434 #endif 435 436 /* 437 * USB 438 */ 439 /* EHCI Support - disbaled by default */ 440 /*#define CONFIG_HAS_FSL_DR_USB*/ 441 442 #ifdef CONFIG_HAS_FSL_DR_USB 443 #define CONFIG_USB_EHCI 444 #define CONFIG_USB_EHCI_FSL 445 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 446 #endif 447 448 /*XHCI Support - enabled by default*/ 449 #define CONFIG_HAS_FSL_XHCI_USB 450 451 #ifdef CONFIG_HAS_FSL_XHCI_USB 452 #define CONFIG_USB_XHCI_FSL 453 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 454 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 455 #endif 456 457 /* 458 * Video 459 */ 460 #define CONFIG_FSL_DCU_FB 461 462 #ifdef CONFIG_FSL_DCU_FB 463 #define CONFIG_VIDEO 464 #define CONFIG_CMD_BMP 465 #define CONFIG_CFB_CONSOLE 466 #define CONFIG_VGA_AS_SINGLE_DEVICE 467 #define CONFIG_VIDEO_LOGO 468 #define CONFIG_VIDEO_BMP_LOGO 469 #define CONFIG_SYS_CONSOLE_IS_IN_ENV 470 471 #define CONFIG_FSL_DIU_CH7301 472 #define CONFIG_SYS_I2C_DVI_BUS_NUM 0 473 #define CONFIG_SYS_I2C_QIXIS_ADDR 0x66 474 #define CONFIG_SYS_I2C_DVI_ADDR 0x75 475 #endif 476 477 /* 478 * eTSEC 479 */ 480 #define CONFIG_TSEC_ENET 481 482 #ifdef CONFIG_TSEC_ENET 483 #define CONFIG_MII 484 #define CONFIG_MII_DEFAULT_TSEC 3 485 #define CONFIG_TSEC1 1 486 #define CONFIG_TSEC1_NAME "eTSEC1" 487 #define CONFIG_TSEC2 1 488 #define CONFIG_TSEC2_NAME "eTSEC2" 489 #define CONFIG_TSEC3 1 490 #define CONFIG_TSEC3_NAME "eTSEC3" 491 492 #define TSEC1_PHY_ADDR 1 493 #define TSEC2_PHY_ADDR 2 494 #define TSEC3_PHY_ADDR 3 495 496 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 497 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 498 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 499 500 #define TSEC1_PHYIDX 0 501 #define TSEC2_PHYIDX 0 502 #define TSEC3_PHYIDX 0 503 504 #define CONFIG_ETHPRIME "eTSEC1" 505 506 #define CONFIG_PHY_GIGE 507 #define CONFIG_PHYLIB 508 #define CONFIG_PHY_REALTEK 509 510 #define CONFIG_HAS_ETH0 511 #define CONFIG_HAS_ETH1 512 #define CONFIG_HAS_ETH2 513 514 #define CONFIG_FSL_SGMII_RISER 1 515 #define SGMII_RISER_PHY_OFFSET 0x1b 516 517 #ifdef CONFIG_FSL_SGMII_RISER 518 #define CONFIG_SYS_TBIPA_VALUE 8 519 #endif 520 521 #endif 522 523 /* PCIe */ 524 #define CONFIG_PCI /* Enable PCI/PCIE */ 525 #define CONFIG_PCIE1 /* PCIE controller 1 */ 526 #define CONFIG_PCIE2 /* PCIE controller 2 */ 527 #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ 528 #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie" 529 530 #define CONFIG_SYS_PCI_64BIT 531 532 #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000 533 #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */ 534 #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000 535 #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */ 536 537 #define CONFIG_SYS_PCIE_IO_BUS 0x00000000 538 #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000 539 #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */ 540 541 #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000 542 #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000 543 #define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */ 544 545 #ifdef CONFIG_PCI 546 #define CONFIG_PCI_PNP 547 #define CONFIG_PCI_SCAN_SHOW 548 #define CONFIG_CMD_PCI 549 #endif 550 551 #define CONFIG_CMDLINE_TAG 552 #define CONFIG_CMDLINE_EDITING 553 554 #define CONFIG_ARMV7_NONSEC 555 #define CONFIG_ARMV7_VIRT 556 #define CONFIG_PEN_ADDR_BIG_ENDIAN 557 #define CONFIG_LAYERSCAPE_NS_ACCESS 558 #define CONFIG_SMP_PEN_ADDR 0x01ee0200 559 #define CONFIG_TIMER_CLK_FREQ 12500000 560 561 #define CONFIG_HWCONFIG 562 #define HWCONFIG_BUFFER_SIZE 256 563 564 #define CONFIG_FSL_DEVICE_DISABLE 565 566 567 #define CONFIG_SYS_QE_FW_ADDR 0x600c0000 568 569 #ifdef CONFIG_LPUART 570 #define CONFIG_EXTRA_ENV_SETTINGS \ 571 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ 572 "fdt_high=0xffffffff\0" \ 573 "initrd_high=0xffffffff\0" \ 574 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 575 #else 576 #define CONFIG_EXTRA_ENV_SETTINGS \ 577 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 578 "fdt_high=0xffffffff\0" \ 579 "initrd_high=0xffffffff\0" \ 580 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 581 #endif 582 583 /* 584 * Miscellaneous configurable options 585 */ 586 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 587 #define CONFIG_AUTO_COMPLETE 588 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 589 #define CONFIG_SYS_PBSIZE \ 590 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 591 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 592 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 593 594 #define CONFIG_SYS_MEMTEST_START 0x80000000 595 #define CONFIG_SYS_MEMTEST_END 0x9fffffff 596 597 #define CONFIG_SYS_LOAD_ADDR 0x82000000 598 599 #define CONFIG_LS102XA_STREAM_ID 600 601 /* 602 * Stack sizes 603 * The stack sizes are set up in start.S using the settings below 604 */ 605 #define CONFIG_STACKSIZE (30 * 1024) 606 607 #define CONFIG_SYS_INIT_SP_OFFSET \ 608 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 609 #define CONFIG_SYS_INIT_SP_ADDR \ 610 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 611 612 #ifdef CONFIG_SPL_BUILD 613 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 614 #else 615 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 616 #endif 617 618 /* 619 * Environment 620 */ 621 #define CONFIG_ENV_OVERWRITE 622 623 #if defined(CONFIG_SD_BOOT) 624 #define CONFIG_ENV_OFFSET 0x100000 625 #define CONFIG_ENV_IS_IN_MMC 626 #define CONFIG_SYS_MMC_ENV_DEV 0 627 #define CONFIG_ENV_SIZE 0x2000 628 #elif defined(CONFIG_QSPI_BOOT) 629 #define CONFIG_ENV_IS_IN_SPI_FLASH 630 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 631 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 632 #define CONFIG_ENV_SECT_SIZE 0x10000 633 #elif defined(CONFIG_NAND_BOOT) 634 #define CONFIG_ENV_IS_IN_NAND 635 #define CONFIG_ENV_SIZE 0x2000 636 #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 637 #else 638 #define CONFIG_ENV_IS_IN_FLASH 639 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 640 #define CONFIG_ENV_SIZE 0x2000 641 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 642 #endif 643 644 #define CONFIG_MISC_INIT_R 645 646 /* Hash command with SHA acceleration supported in hardware */ 647 #ifdef CONFIG_FSL_CAAM 648 #define CONFIG_CMD_HASH 649 #define CONFIG_SHA_HW_ACCEL 650 #endif 651 652 #include <asm/fsl_secure_boot.h> 653 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 654 655 #endif 656