xref: /rk3399_rockchip-uboot/include/configs/ls1021aqds.h (revision f8008f144b01b6b2f64ccac00dc3f1131687c74e)
1550e3dc0SWang Huan /*
2550e3dc0SWang Huan  * Copyright 2014 Freescale Semiconductor, Inc.
3550e3dc0SWang Huan  *
4550e3dc0SWang Huan  * SPDX-License-Identifier:	GPL-2.0+
5550e3dc0SWang Huan  */
6550e3dc0SWang Huan 
7550e3dc0SWang Huan #ifndef __CONFIG_H
8550e3dc0SWang Huan #define __CONFIG_H
9550e3dc0SWang Huan 
10550e3dc0SWang Huan #define CONFIG_LS102XA
11550e3dc0SWang Huan 
12340848b1SWang Dongsheng #define CONFIG_ARMV7_PSCI
13340848b1SWang Dongsheng 
1418fb0e3cSGong Qianyu #define CONFIG_SYS_FSL_CLK
15550e3dc0SWang Huan 
16550e3dc0SWang Huan #define CONFIG_DISPLAY_CPUINFO
17550e3dc0SWang Huan #define CONFIG_DISPLAY_BOARDINFO
18550e3dc0SWang Huan 
19550e3dc0SWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT
20550e3dc0SWang Huan #define CONFIG_BOARD_EARLY_INIT_F
21550e3dc0SWang Huan 
2241ba57d0Stang yuantian #define CONFIG_DEEP_SLEEP
2341ba57d0Stang yuantian #if defined(CONFIG_DEEP_SLEEP)
2441ba57d0Stang yuantian #define CONFIG_SILENT_CONSOLE
2541ba57d0Stang yuantian #endif
2641ba57d0Stang yuantian 
27550e3dc0SWang Huan /*
28550e3dc0SWang Huan  * Size of malloc() pool
29550e3dc0SWang Huan  */
30550e3dc0SWang Huan #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 16 * 1024 * 1024)
31550e3dc0SWang Huan 
32550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_ADDR	OCRAM_BASE_ADDR
33550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_SIZE	OCRAM_SIZE
34550e3dc0SWang Huan 
35550e3dc0SWang Huan /*
36550e3dc0SWang Huan  * Generic Timer Definitions
37550e3dc0SWang Huan  */
38550e3dc0SWang Huan #define GENERIC_TIMER_CLK		12500000
39550e3dc0SWang Huan 
40550e3dc0SWang Huan #ifndef __ASSEMBLY__
41550e3dc0SWang Huan unsigned long get_board_sys_clk(void);
42550e3dc0SWang Huan unsigned long get_board_ddr_clk(void);
43550e3dc0SWang Huan #endif
44550e3dc0SWang Huan 
4570097027SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
46d612f0abSAlison Wang #define CONFIG_SYS_CLK_FREQ		100000000
47d612f0abSAlison Wang #define CONFIG_DDR_CLK_FREQ		100000000
48d612f0abSAlison Wang #define CONFIG_QIXIS_I2C_ACCESS
49d612f0abSAlison Wang #else
50550e3dc0SWang Huan #define CONFIG_SYS_CLK_FREQ		get_board_sys_clk()
51550e3dc0SWang Huan #define CONFIG_DDR_CLK_FREQ		get_board_ddr_clk()
52d612f0abSAlison Wang #endif
53550e3dc0SWang Huan 
5486949c2bSAlison Wang #ifdef CONFIG_RAMBOOT_PBL
5586949c2bSAlison Wang #define CONFIG_SYS_FSL_PBL_PBI	board/freescale/ls1021aqds/ls102xa_pbi.cfg
5686949c2bSAlison Wang #endif
5786949c2bSAlison Wang 
5886949c2bSAlison Wang #ifdef CONFIG_SD_BOOT
5970097027SAlison Wang #ifdef CONFIG_SD_BOOT_QSPI
6070097027SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW	\
6170097027SAlison Wang 	board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg
6270097027SAlison Wang #else
6370097027SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW	\
6470097027SAlison Wang 	board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg
6570097027SAlison Wang #endif
6686949c2bSAlison Wang #define CONFIG_SPL_FRAMEWORK
6786949c2bSAlison Wang #define CONFIG_SPL_LDSCRIPT	"arch/$(ARCH)/cpu/u-boot-spl.lds"
6886949c2bSAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT
6986949c2bSAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT
7086949c2bSAlison Wang #define CONFIG_SPL_ENV_SUPPORT
7186949c2bSAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
7286949c2bSAlison Wang #define CONFIG_SPL_I2C_SUPPORT
7386949c2bSAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT
7486949c2bSAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT
7586949c2bSAlison Wang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
7686949c2bSAlison Wang #define CONFIG_SPL_MMC_SUPPORT
7786949c2bSAlison Wang #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR		0xe8
787ee52af4SAlison Wang #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS		0x600
7986949c2bSAlison Wang 
8086949c2bSAlison Wang #define CONFIG_SPL_TEXT_BASE		0x10000000
8186949c2bSAlison Wang #define CONFIG_SPL_MAX_SIZE		0x1a000
8286949c2bSAlison Wang #define CONFIG_SPL_STACK		0x1001d000
8386949c2bSAlison Wang #define CONFIG_SPL_PAD_TO		0x1c000
8486949c2bSAlison Wang #define CONFIG_SYS_TEXT_BASE		0x82000000
8586949c2bSAlison Wang 
8641ba57d0Stang yuantian #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SYS_TEXT_BASE + \
8741ba57d0Stang yuantian 		CONFIG_SYS_MONITOR_LEN)
8886949c2bSAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
8986949c2bSAlison Wang #define CONFIG_SPL_BSS_START_ADDR	0x80100000
9086949c2bSAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
917ee52af4SAlison Wang #define CONFIG_SYS_MONITOR_LEN		0xc0000
9286949c2bSAlison Wang #endif
9386949c2bSAlison Wang 
94d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT
95d612f0abSAlison Wang #define CONFIG_SYS_TEXT_BASE		0x40010000
9670097027SAlison Wang #endif
9770097027SAlison Wang 
9870097027SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
99d612f0abSAlison Wang #define CONFIG_SYS_NO_FLASH
100d612f0abSAlison Wang #endif
101d612f0abSAlison Wang 
1028ab967b6SAlison Wang #ifdef CONFIG_NAND_BOOT
1038ab967b6SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW	board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
1048ab967b6SAlison Wang #define CONFIG_SPL_FRAMEWORK
1058ab967b6SAlison Wang #define CONFIG_SPL_LDSCRIPT	"arch/$(ARCH)/cpu/u-boot-spl.lds"
1068ab967b6SAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT
1078ab967b6SAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT
1088ab967b6SAlison Wang #define CONFIG_SPL_ENV_SUPPORT
1098ab967b6SAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
1108ab967b6SAlison Wang #define CONFIG_SPL_I2C_SUPPORT
1118ab967b6SAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT
1128ab967b6SAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT
1138ab967b6SAlison Wang #define CONFIG_SPL_NAND_SUPPORT
1148ab967b6SAlison Wang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
1158ab967b6SAlison Wang 
1168ab967b6SAlison Wang #define CONFIG_SPL_TEXT_BASE		0x10000000
1178ab967b6SAlison Wang #define CONFIG_SPL_MAX_SIZE		0x1a000
1188ab967b6SAlison Wang #define CONFIG_SPL_STACK		0x1001d000
1198ab967b6SAlison Wang #define CONFIG_SPL_PAD_TO		0x1c000
1208ab967b6SAlison Wang #define CONFIG_SYS_TEXT_BASE		0x82000000
1218ab967b6SAlison Wang 
1228ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_SIZE	(400 << 10)
1238ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_OFFS	CONFIG_SPL_PAD_TO
1248ab967b6SAlison Wang #define CONFIG_SYS_NAND_PAGE_SIZE	2048
1258ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
1268ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
1278ab967b6SAlison Wang 
1288ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_START	0x80200000
1298ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
1308ab967b6SAlison Wang #define CONFIG_SPL_BSS_START_ADDR	0x80100000
1318ab967b6SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
1328ab967b6SAlison Wang #define CONFIG_SYS_MONITOR_LEN		0x80000
1338ab967b6SAlison Wang #endif
1348ab967b6SAlison Wang 
135550e3dc0SWang Huan #ifndef CONFIG_SYS_TEXT_BASE
1361c69a51cSAlison Wang #define CONFIG_SYS_TEXT_BASE		0x60100000
137550e3dc0SWang Huan #endif
138550e3dc0SWang Huan 
139550e3dc0SWang Huan #define CONFIG_NR_DRAM_BANKS		1
140550e3dc0SWang Huan 
141550e3dc0SWang Huan #define CONFIG_DDR_SPD
142550e3dc0SWang Huan #define SPD_EEPROM_ADDRESS		0x51
143550e3dc0SWang Huan #define CONFIG_SYS_SPD_BUS_NUM		0
144550e3dc0SWang Huan 
145550e3dc0SWang Huan #define CONFIG_FSL_DDR_INTERACTIVE	/* Interactive debugging */
146c7eae7fcSYork Sun #ifndef CONFIG_SYS_FSL_DDR4
147550e3dc0SWang Huan #define CONFIG_SYS_FSL_DDR3		/* Use DDR3 memory */
148c7eae7fcSYork Sun #define CONFIG_SYS_DDR_RAW_TIMING
149c7eae7fcSYork Sun #endif
150550e3dc0SWang Huan #define CONFIG_DIMM_SLOTS_PER_CTLR	1
151550e3dc0SWang Huan #define CONFIG_CHIP_SELECTS_PER_CTRL	4
152550e3dc0SWang Huan 
153550e3dc0SWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE	0x80000000UL
154550e3dc0SWang Huan #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
155550e3dc0SWang Huan 
156550e3dc0SWang Huan #define CONFIG_DDR_ECC
157550e3dc0SWang Huan #ifdef CONFIG_DDR_ECC
158550e3dc0SWang Huan #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
159550e3dc0SWang Huan #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
160550e3dc0SWang Huan #endif
161550e3dc0SWang Huan 
162550e3dc0SWang Huan #define CONFIG_SYS_HAS_SERDES
163550e3dc0SWang Huan 
1644ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable CAAM */
16563e75fd7SZhao Qiang 
1664c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
1674c59ab9cSAlison Wang 	!defined(CONFIG_QSPI_BOOT)
16863e75fd7SZhao Qiang #define CONFIG_U_QE
16963e75fd7SZhao Qiang #endif
17063e75fd7SZhao Qiang 
171550e3dc0SWang Huan /*
172550e3dc0SWang Huan  * IFC Definitions
173550e3dc0SWang Huan  */
17470097027SAlison Wang #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
175550e3dc0SWang Huan #define CONFIG_FSL_IFC
176550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE		0x60000000
177550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
178550e3dc0SWang Huan 
179550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT	(0x0)
180550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
181550e3dc0SWang Huan 				CSPR_PORT_SIZE_16 | \
182550e3dc0SWang Huan 				CSPR_MSEL_NOR | \
183550e3dc0SWang Huan 				CSPR_V)
184550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR_EXT	(0x0)
185550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
186550e3dc0SWang Huan 				+ 0x8000000) | \
187550e3dc0SWang Huan 				CSPR_PORT_SIZE_16 | \
188550e3dc0SWang Huan 				CSPR_MSEL_NOR | \
189550e3dc0SWang Huan 				CSPR_V)
190550e3dc0SWang Huan #define CONFIG_SYS_NOR_AMASK		IFC_AMASK(128 * 1024 * 1024)
191550e3dc0SWang Huan 
192550e3dc0SWang Huan #define CONFIG_SYS_NOR_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
193550e3dc0SWang Huan 					CSOR_NOR_TRHZ_80)
194550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM0		(FTIM0_NOR_TACSE(0x4) | \
195550e3dc0SWang Huan 					FTIM0_NOR_TEADC(0x5) | \
196550e3dc0SWang Huan 					FTIM0_NOR_TEAHC(0x5))
197550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM1		(FTIM1_NOR_TACO(0x35) | \
198550e3dc0SWang Huan 					FTIM1_NOR_TRAD_NOR(0x1a) | \
199550e3dc0SWang Huan 					FTIM1_NOR_TSEQRAD_NOR(0x13))
200550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM2		(FTIM2_NOR_TCS(0x4) | \
201550e3dc0SWang Huan 					FTIM2_NOR_TCH(0x4) | \
202550e3dc0SWang Huan 					FTIM2_NOR_TWPH(0xe) | \
203550e3dc0SWang Huan 					FTIM2_NOR_TWP(0x1c))
204550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM3		0
205550e3dc0SWang Huan 
206550e3dc0SWang Huan #define CONFIG_FLASH_CFI_DRIVER
207550e3dc0SWang Huan #define CONFIG_SYS_FLASH_CFI
208550e3dc0SWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
209550e3dc0SWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST
210550e3dc0SWang Huan #define CONFIG_FLASH_SHOW_PROGRESS	45
211550e3dc0SWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
212272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA
213550e3dc0SWang Huan 
214550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
215550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
216550e3dc0SWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
217550e3dc0SWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
218550e3dc0SWang Huan 
219550e3dc0SWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO
220550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS, \
221550e3dc0SWang Huan 					CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
222550e3dc0SWang Huan 
223550e3dc0SWang Huan /*
224550e3dc0SWang Huan  * NAND Flash Definitions
225550e3dc0SWang Huan  */
226550e3dc0SWang Huan #define CONFIG_NAND_FSL_IFC
227550e3dc0SWang Huan 
228550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE		0x7e800000
229550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
230550e3dc0SWang Huan 
231550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR_EXT	(0x0)
232550e3dc0SWang Huan 
233550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
234550e3dc0SWang Huan 				| CSPR_PORT_SIZE_8	\
235550e3dc0SWang Huan 				| CSPR_MSEL_NAND	\
236550e3dc0SWang Huan 				| CSPR_V)
237550e3dc0SWang Huan #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
238550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
239550e3dc0SWang Huan 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
240550e3dc0SWang Huan 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */ \
241550e3dc0SWang Huan 				| CSOR_NAND_RAL_3	/* RAL = 3 Bytes */ \
242550e3dc0SWang Huan 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
243550e3dc0SWang Huan 				| CSOR_NAND_SPRZ_64	/* Spare size = 64 */ \
244550e3dc0SWang Huan 				| CSOR_NAND_PB(64))	/* 64 Pages Per Block */
245550e3dc0SWang Huan 
246550e3dc0SWang Huan #define CONFIG_SYS_NAND_ONFI_DETECTION
247550e3dc0SWang Huan 
248550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x7) | \
249550e3dc0SWang Huan 					FTIM0_NAND_TWP(0x18)   | \
250550e3dc0SWang Huan 					FTIM0_NAND_TWCHT(0x7) | \
251550e3dc0SWang Huan 					FTIM0_NAND_TWH(0xa))
252550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
253550e3dc0SWang Huan 					FTIM1_NAND_TWBE(0x39)  | \
254550e3dc0SWang Huan 					FTIM1_NAND_TRR(0xe)   | \
255550e3dc0SWang Huan 					FTIM1_NAND_TRP(0x18))
256550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0xf) | \
257550e3dc0SWang Huan 					FTIM2_NAND_TREH(0xa) | \
258550e3dc0SWang Huan 					FTIM2_NAND_TWHRE(0x1e))
259550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM3           0x0
260550e3dc0SWang Huan 
261550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
262550e3dc0SWang Huan #define CONFIG_SYS_MAX_NAND_DEVICE	1
263550e3dc0SWang Huan #define CONFIG_CMD_NAND
264550e3dc0SWang Huan 
265550e3dc0SWang Huan #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
266d612f0abSAlison Wang #endif
267550e3dc0SWang Huan 
268550e3dc0SWang Huan /*
269550e3dc0SWang Huan  * QIXIS Definitions
270550e3dc0SWang Huan  */
271550e3dc0SWang Huan #define CONFIG_FSL_QIXIS
272550e3dc0SWang Huan 
273550e3dc0SWang Huan #ifdef CONFIG_FSL_QIXIS
274550e3dc0SWang Huan #define QIXIS_BASE			0x7fb00000
275550e3dc0SWang Huan #define QIXIS_BASE_PHYS			QIXIS_BASE
276550e3dc0SWang Huan #define CONFIG_SYS_I2C_FPGA_ADDR	0x66
277550e3dc0SWang Huan #define QIXIS_LBMAP_SWITCH		6
278550e3dc0SWang Huan #define QIXIS_LBMAP_MASK		0x0f
279550e3dc0SWang Huan #define QIXIS_LBMAP_SHIFT		0
280550e3dc0SWang Huan #define QIXIS_LBMAP_DFLTBANK		0x00
281550e3dc0SWang Huan #define QIXIS_LBMAP_ALTBANK		0x04
282550e3dc0SWang Huan #define QIXIS_RST_CTL_RESET		0x44
283550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
284550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
285550e3dc0SWang Huan #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
286550e3dc0SWang Huan 
287550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT	(0x0)
288550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR		(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
289550e3dc0SWang Huan 					CSPR_PORT_SIZE_8 | \
290550e3dc0SWang Huan 					CSPR_MSEL_GPCM | \
291550e3dc0SWang Huan 					CSPR_V)
292550e3dc0SWang Huan #define CONFIG_SYS_FPGA_AMASK		IFC_AMASK(64 * 1024)
293550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
294550e3dc0SWang Huan 					CSOR_NOR_NOR_MODE_AVD_NOR | \
295550e3dc0SWang Huan 					CSOR_NOR_TRHZ_80)
296550e3dc0SWang Huan 
297550e3dc0SWang Huan /*
298550e3dc0SWang Huan  * QIXIS Timing parameters for IFC GPCM
299550e3dc0SWang Huan  */
300550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM0		(FTIM0_GPCM_TACSE(0xe) | \
301550e3dc0SWang Huan 					FTIM0_GPCM_TEADC(0xe) | \
302550e3dc0SWang Huan 					FTIM0_GPCM_TEAHC(0xe))
303550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM1		(FTIM1_GPCM_TACO(0xe) | \
304550e3dc0SWang Huan 					FTIM1_GPCM_TRAD(0x1f))
305550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM2		(FTIM2_GPCM_TCS(0xe) | \
306550e3dc0SWang Huan 					FTIM2_GPCM_TCH(0xe) | \
307550e3dc0SWang Huan 					FTIM2_GPCM_TWP(0xf0))
308550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM3		0x0
309550e3dc0SWang Huan #endif
310550e3dc0SWang Huan 
3118ab967b6SAlison Wang #if defined(CONFIG_NAND_BOOT)
3128ab967b6SAlison Wang #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
3138ab967b6SAlison Wang #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
3148ab967b6SAlison Wang #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
3158ab967b6SAlison Wang #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
3168ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
3178ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
3188ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
3198ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
3208ab967b6SAlison Wang #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
3218ab967b6SAlison Wang #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
3228ab967b6SAlison Wang #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
3238ab967b6SAlison Wang #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
3248ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
3258ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
3268ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
3278ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
3288ab967b6SAlison Wang #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
3298ab967b6SAlison Wang #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
3308ab967b6SAlison Wang #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
3318ab967b6SAlison Wang #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
3328ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
3338ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
3348ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
3358ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
3368ab967b6SAlison Wang #define CONFIG_SYS_CSPR3_EXT		CONFIG_SYS_FPGA_CSPR_EXT
3378ab967b6SAlison Wang #define CONFIG_SYS_CSPR3		CONFIG_SYS_FPGA_CSPR
3388ab967b6SAlison Wang #define CONFIG_SYS_AMASK3		CONFIG_SYS_FPGA_AMASK
3398ab967b6SAlison Wang #define CONFIG_SYS_CSOR3		CONFIG_SYS_FPGA_CSOR
3408ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM0		CONFIG_SYS_FPGA_FTIM0
3418ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM1		CONFIG_SYS_FPGA_FTIM1
3428ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM2		CONFIG_SYS_FPGA_FTIM2
3438ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM3		CONFIG_SYS_FPGA_FTIM3
3448ab967b6SAlison Wang #else
345550e3dc0SWang Huan #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
346550e3dc0SWang Huan #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
347550e3dc0SWang Huan #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
348550e3dc0SWang Huan #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
349550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
350550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
351550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
352550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
353550e3dc0SWang Huan #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
354550e3dc0SWang Huan #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
355550e3dc0SWang Huan #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
356550e3dc0SWang Huan #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
357550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
358550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
359550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
360550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
361550e3dc0SWang Huan #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
362550e3dc0SWang Huan #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
363550e3dc0SWang Huan #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
364550e3dc0SWang Huan #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
365550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
366550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
367550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
368550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
369550e3dc0SWang Huan #define CONFIG_SYS_CSPR3_EXT		CONFIG_SYS_FPGA_CSPR_EXT
370550e3dc0SWang Huan #define CONFIG_SYS_CSPR3		CONFIG_SYS_FPGA_CSPR
371550e3dc0SWang Huan #define CONFIG_SYS_AMASK3		CONFIG_SYS_FPGA_AMASK
372550e3dc0SWang Huan #define CONFIG_SYS_CSOR3		CONFIG_SYS_FPGA_CSOR
373550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM0		CONFIG_SYS_FPGA_FTIM0
374550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM1		CONFIG_SYS_FPGA_FTIM1
375550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM2		CONFIG_SYS_FPGA_FTIM2
376550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM3		CONFIG_SYS_FPGA_FTIM3
3778ab967b6SAlison Wang #endif
378550e3dc0SWang Huan 
379550e3dc0SWang Huan /*
380550e3dc0SWang Huan  * Serial Port
381550e3dc0SWang Huan  */
3828fc2121aSAlison Wang #ifdef CONFIG_LPUART
3838fc2121aSAlison Wang #define CONFIG_LPUART_32B_REG
3848fc2121aSAlison Wang #else
385550e3dc0SWang Huan #define CONFIG_CONS_INDEX		1
386550e3dc0SWang Huan #define CONFIG_SYS_NS16550_SERIAL
387d83b47b7SYork Sun #ifndef CONFIG_DM_SERIAL
388550e3dc0SWang Huan #define CONFIG_SYS_NS16550_REG_SIZE	1
389d83b47b7SYork Sun #endif
390550e3dc0SWang Huan #define CONFIG_SYS_NS16550_CLK		get_serial_clock()
3918fc2121aSAlison Wang #endif
392550e3dc0SWang Huan 
393550e3dc0SWang Huan #define CONFIG_BAUDRATE			115200
394550e3dc0SWang Huan 
395550e3dc0SWang Huan /*
396550e3dc0SWang Huan  * I2C
397550e3dc0SWang Huan  */
398550e3dc0SWang Huan #define CONFIG_CMD_I2C
399550e3dc0SWang Huan #define CONFIG_SYS_I2C
400550e3dc0SWang Huan #define CONFIG_SYS_I2C_MXC
40103544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
40203544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
403f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
404550e3dc0SWang Huan 
405550e3dc0SWang Huan /*
406550e3dc0SWang Huan  * I2C bus multiplexer
407550e3dc0SWang Huan  */
408550e3dc0SWang Huan #define I2C_MUX_PCA_ADDR_PRI		0x77
409550e3dc0SWang Huan #define I2C_MUX_CH_DEFAULT		0x8
410dd04832dSXiubo Li #define I2C_MUX_CH_CH7301		0xC
411550e3dc0SWang Huan 
412550e3dc0SWang Huan /*
413550e3dc0SWang Huan  * MMC
414550e3dc0SWang Huan  */
415550e3dc0SWang Huan #define CONFIG_MMC
416550e3dc0SWang Huan #define CONFIG_CMD_MMC
417550e3dc0SWang Huan #define CONFIG_FSL_ESDHC
418550e3dc0SWang Huan #define CONFIG_GENERIC_MMC
419550e3dc0SWang Huan 
4208251ed23SAlison Wang #define CONFIG_CMD_FAT
4218251ed23SAlison Wang #define CONFIG_DOS_PARTITION
4228251ed23SAlison Wang 
423e5493d4eSHaikun Wang /* SPI */
42470097027SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
425e5493d4eSHaikun Wang /* QSPI */
426d612f0abSAlison Wang #define QSPI0_AMBA_BASE			0x40000000
427d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE		(1 << 24)
428d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM		2
429e5493d4eSHaikun Wang 
430e5493d4eSHaikun Wang /* DSPI */
431e5493d4eSHaikun Wang 
432e5493d4eSHaikun Wang /* DM SPI */
433e5493d4eSHaikun Wang #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
434e5493d4eSHaikun Wang #define CONFIG_CMD_SF
435e5493d4eSHaikun Wang #define CONFIG_DM_SPI_FLASH
4366812484aSJagan Teki #define CONFIG_SPI_FLASH_DATAFLASH
437e5493d4eSHaikun Wang #endif
438d612f0abSAlison Wang #endif
439d612f0abSAlison Wang 
440550e3dc0SWang Huan /*
4418776cb20SNikhil Badola  * USB
4428776cb20SNikhil Badola  */
443081a1b73SRamneek Mehresh /* EHCI Support - disbaled by default */
444081a1b73SRamneek Mehresh /*#define CONFIG_HAS_FSL_DR_USB*/
4458776cb20SNikhil Badola 
4468776cb20SNikhil Badola #ifdef CONFIG_HAS_FSL_DR_USB
4478776cb20SNikhil Badola #define CONFIG_USB_EHCI
4488776cb20SNikhil Badola #define CONFIG_USB_EHCI_FSL
4498776cb20SNikhil Badola #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
4508776cb20SNikhil Badola #endif
451081a1b73SRamneek Mehresh 
452081a1b73SRamneek Mehresh /*XHCI Support - enabled by default*/
453081a1b73SRamneek Mehresh #define CONFIG_HAS_FSL_XHCI_USB
454081a1b73SRamneek Mehresh 
455081a1b73SRamneek Mehresh #ifdef CONFIG_HAS_FSL_XHCI_USB
456081a1b73SRamneek Mehresh #define CONFIG_USB_XHCI_FSL
457081a1b73SRamneek Mehresh #define CONFIG_USB_XHCI_DWC3
458081a1b73SRamneek Mehresh #define CONFIG_USB_XHCI
459081a1b73SRamneek Mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT		1
460081a1b73SRamneek Mehresh #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS	2
461081a1b73SRamneek Mehresh #endif
462081a1b73SRamneek Mehresh 
463081a1b73SRamneek Mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_XHCI_USB)
464081a1b73SRamneek Mehresh #define CONFIG_CMD_USB
465081a1b73SRamneek Mehresh #define CONFIG_USB_STORAGE
466081a1b73SRamneek Mehresh #define CONFIG_CMD_EXT2
4678776cb20SNikhil Badola #endif
4688776cb20SNikhil Badola 
4698776cb20SNikhil Badola /*
470dd04832dSXiubo Li  * Video
471dd04832dSXiubo Li  */
472dd04832dSXiubo Li #define CONFIG_FSL_DCU_FB
473dd04832dSXiubo Li 
474dd04832dSXiubo Li #ifdef CONFIG_FSL_DCU_FB
475dd04832dSXiubo Li #define CONFIG_VIDEO
476dd04832dSXiubo Li #define CONFIG_CMD_BMP
477dd04832dSXiubo Li #define CONFIG_CFB_CONSOLE
478dd04832dSXiubo Li #define CONFIG_VGA_AS_SINGLE_DEVICE
479dd04832dSXiubo Li #define CONFIG_VIDEO_LOGO
480dd04832dSXiubo Li #define CONFIG_VIDEO_BMP_LOGO
481*f8008f14SAlison Wang #define CONFIG_SYS_CONSOLE_IS_IN_ENV
482dd04832dSXiubo Li 
483dd04832dSXiubo Li #define CONFIG_FSL_DIU_CH7301
484dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_BUS_NUM	0
485dd04832dSXiubo Li #define CONFIG_SYS_I2C_QIXIS_ADDR	0x66
486dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_ADDR		0x75
487dd04832dSXiubo Li #endif
488dd04832dSXiubo Li 
489dd04832dSXiubo Li /*
490550e3dc0SWang Huan  * eTSEC
491550e3dc0SWang Huan  */
492550e3dc0SWang Huan #define CONFIG_TSEC_ENET
493550e3dc0SWang Huan 
494550e3dc0SWang Huan #ifdef CONFIG_TSEC_ENET
495550e3dc0SWang Huan #define CONFIG_MII
496550e3dc0SWang Huan #define CONFIG_MII_DEFAULT_TSEC		3
497550e3dc0SWang Huan #define CONFIG_TSEC1			1
498550e3dc0SWang Huan #define CONFIG_TSEC1_NAME		"eTSEC1"
499550e3dc0SWang Huan #define CONFIG_TSEC2			1
500550e3dc0SWang Huan #define CONFIG_TSEC2_NAME		"eTSEC2"
501550e3dc0SWang Huan #define CONFIG_TSEC3			1
502550e3dc0SWang Huan #define CONFIG_TSEC3_NAME		"eTSEC3"
503550e3dc0SWang Huan 
504550e3dc0SWang Huan #define TSEC1_PHY_ADDR			1
505550e3dc0SWang Huan #define TSEC2_PHY_ADDR			2
506550e3dc0SWang Huan #define TSEC3_PHY_ADDR			3
507550e3dc0SWang Huan 
508550e3dc0SWang Huan #define TSEC1_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
509550e3dc0SWang Huan #define TSEC2_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
510550e3dc0SWang Huan #define TSEC3_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
511550e3dc0SWang Huan 
512550e3dc0SWang Huan #define TSEC1_PHYIDX			0
513550e3dc0SWang Huan #define TSEC2_PHYIDX			0
514550e3dc0SWang Huan #define TSEC3_PHYIDX			0
515550e3dc0SWang Huan 
516550e3dc0SWang Huan #define CONFIG_ETHPRIME			"eTSEC1"
517550e3dc0SWang Huan 
518550e3dc0SWang Huan #define CONFIG_PHY_GIGE
519550e3dc0SWang Huan #define CONFIG_PHYLIB
520550e3dc0SWang Huan #define CONFIG_PHY_REALTEK
521550e3dc0SWang Huan 
522550e3dc0SWang Huan #define CONFIG_HAS_ETH0
523550e3dc0SWang Huan #define CONFIG_HAS_ETH1
524550e3dc0SWang Huan #define CONFIG_HAS_ETH2
525550e3dc0SWang Huan 
526550e3dc0SWang Huan #define CONFIG_FSL_SGMII_RISER		1
527550e3dc0SWang Huan #define SGMII_RISER_PHY_OFFSET		0x1b
528550e3dc0SWang Huan 
529550e3dc0SWang Huan #ifdef CONFIG_FSL_SGMII_RISER
530550e3dc0SWang Huan #define CONFIG_SYS_TBIPA_VALUE		8
531550e3dc0SWang Huan #endif
532550e3dc0SWang Huan 
533550e3dc0SWang Huan #endif
534da419027SMinghuan Lian 
535da419027SMinghuan Lian /* PCIe */
536da419027SMinghuan Lian #define CONFIG_PCI		/* Enable PCI/PCIE */
537da419027SMinghuan Lian #define CONFIG_PCIE1		/* PCIE controler 1 */
538da419027SMinghuan Lian #define CONFIG_PCIE2		/* PCIE controler 2 */
539da419027SMinghuan Lian #define CONFIG_PCIE_LAYERSCAPE	/* Use common FSL Layerscape PCIe code */
540da419027SMinghuan Lian #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
541da419027SMinghuan Lian 
542180b8688SMinghuan Lian #define CONFIG_SYS_PCI_64BIT
543180b8688SMinghuan Lian 
544180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF	0x00000000
545180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_SIZE	0x00001000	/* 4k */
546180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF	0x00001000
547180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_SIZE	0x00001000	/* 4k */
548180b8688SMinghuan Lian 
549180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_BUS		0x00000000
550180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_PHYS_OFF	0x00010000
551180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_SIZE		0x00010000	/* 64k */
552180b8688SMinghuan Lian 
553180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_BUS		0x08000000
554180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_PHYS_OFF	0x04000000
555180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_SIZE	0x08000000	/* 128M */
556180b8688SMinghuan Lian 
557180b8688SMinghuan Lian #ifdef CONFIG_PCI
558180b8688SMinghuan Lian #define CONFIG_PCI_PNP
559180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW
560180b8688SMinghuan Lian #define CONFIG_CMD_PCI
561180b8688SMinghuan Lian #endif
562180b8688SMinghuan Lian 
563550e3dc0SWang Huan #define CONFIG_CMD_PING
564550e3dc0SWang Huan #define CONFIG_CMD_DHCP
565550e3dc0SWang Huan #define CONFIG_CMD_MII
566550e3dc0SWang Huan 
567550e3dc0SWang Huan #define CONFIG_CMDLINE_TAG
568550e3dc0SWang Huan #define CONFIG_CMDLINE_EDITING
56986949c2bSAlison Wang 
57070097027SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
57170097027SAlison Wang #undef CONFIG_CMD_IMLS
57270097027SAlison Wang #endif
57370097027SAlison Wang 
5741a2826f6SXiubo Li #define CONFIG_ARMV7_NONSEC
5751a2826f6SXiubo Li #define CONFIG_ARMV7_VIRT
5761a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN
577435acd83SMingkai Hu #define CONFIG_LAYERSCAPE_NS_ACCESS
5781a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR		0x01ee0200
5791a2826f6SXiubo Li #define CONFIG_TIMER_CLK_FREQ		12500000
5801a2826f6SXiubo Li 
581550e3dc0SWang Huan #define CONFIG_HWCONFIG
58203c22449SZhuoyu Zhang #define HWCONFIG_BUFFER_SIZE		256
58303c22449SZhuoyu Zhang 
58403c22449SZhuoyu Zhang #define CONFIG_FSL_DEVICE_DISABLE
585550e3dc0SWang Huan 
586550e3dc0SWang Huan #define CONFIG_BOOTDELAY		3
587550e3dc0SWang Huan 
588713bf94fSZhao Qiang #define CONFIG_SYS_QE_FW_ADDR     0x600c0000
58963e75fd7SZhao Qiang 
5908fc2121aSAlison Wang #ifdef CONFIG_LPUART
5918fc2121aSAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS       \
5928fc2121aSAlison Wang 	"bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
59399fe4541SAlison Wang 	"fdt_high=0xffffffff\0"         \
59499fe4541SAlison Wang 	"initrd_high=0xffffffff\0"      \
5958fc2121aSAlison Wang 	"hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
5968fc2121aSAlison Wang #else
597550e3dc0SWang Huan #define CONFIG_EXTRA_ENV_SETTINGS	\
598550e3dc0SWang Huan 	"bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
59999fe4541SAlison Wang 	"fdt_high=0xffffffff\0"		\
60099fe4541SAlison Wang 	"initrd_high=0xffffffff\0"      \
601550e3dc0SWang Huan 	"hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
6028fc2121aSAlison Wang #endif
603550e3dc0SWang Huan 
604550e3dc0SWang Huan /*
605550e3dc0SWang Huan  * Miscellaneous configurable options
606550e3dc0SWang Huan  */
607550e3dc0SWang Huan #define CONFIG_SYS_LONGHELP		/* undef to save memory */
608550e3dc0SWang Huan #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
609550e3dc0SWang Huan #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
610550e3dc0SWang Huan #define CONFIG_AUTO_COMPLETE
611550e3dc0SWang Huan #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
612550e3dc0SWang Huan #define CONFIG_SYS_PBSIZE		\
613550e3dc0SWang Huan 		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
614550e3dc0SWang Huan #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
615550e3dc0SWang Huan #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
616550e3dc0SWang Huan 
617550e3dc0SWang Huan #define CONFIG_CMD_GREPENV
618550e3dc0SWang Huan #define CONFIG_CMD_MEMINFO
619550e3dc0SWang Huan #define CONFIG_CMD_MEMTEST
620550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_START	0x80000000
621550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_END		0x9fffffff
622550e3dc0SWang Huan 
623550e3dc0SWang Huan #define CONFIG_SYS_LOAD_ADDR		0x82000000
624550e3dc0SWang Huan 
625660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID
626660673afSXiubo Li 
627550e3dc0SWang Huan /*
628550e3dc0SWang Huan  * Stack sizes
629550e3dc0SWang Huan  * The stack sizes are set up in start.S using the settings below
630550e3dc0SWang Huan  */
631550e3dc0SWang Huan #define CONFIG_STACKSIZE		(30 * 1024)
632550e3dc0SWang Huan 
633550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \
634550e3dc0SWang Huan 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
635550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_ADDR \
636550e3dc0SWang Huan 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
637550e3dc0SWang Huan 
63886949c2bSAlison Wang #ifdef CONFIG_SPL_BUILD
63986949c2bSAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
64086949c2bSAlison Wang #else
641550e3dc0SWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
64286949c2bSAlison Wang #endif
643550e3dc0SWang Huan 
644550e3dc0SWang Huan /*
645550e3dc0SWang Huan  * Environment
646550e3dc0SWang Huan  */
647550e3dc0SWang Huan #define CONFIG_ENV_OVERWRITE
648550e3dc0SWang Huan 
64986949c2bSAlison Wang #if defined(CONFIG_SD_BOOT)
65086949c2bSAlison Wang #define CONFIG_ENV_OFFSET		0x100000
65186949c2bSAlison Wang #define CONFIG_ENV_IS_IN_MMC
65286949c2bSAlison Wang #define CONFIG_SYS_MMC_ENV_DEV		0
65386949c2bSAlison Wang #define CONFIG_ENV_SIZE			0x2000
654d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT)
655d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH
656d612f0abSAlison Wang #define CONFIG_ENV_SIZE			0x2000          /* 8KB */
657d612f0abSAlison Wang #define CONFIG_ENV_OFFSET		0x100000        /* 1MB */
658d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE		0x10000
6598ab967b6SAlison Wang #elif defined(CONFIG_NAND_BOOT)
6608ab967b6SAlison Wang #define CONFIG_ENV_IS_IN_NAND
6618ab967b6SAlison Wang #define CONFIG_ENV_SIZE			0x2000
6628ab967b6SAlison Wang #define CONFIG_ENV_OFFSET		(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
66386949c2bSAlison Wang #else
664550e3dc0SWang Huan #define CONFIG_ENV_IS_IN_FLASH
665550e3dc0SWang Huan #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
666550e3dc0SWang Huan #define CONFIG_ENV_SIZE			0x2000
667550e3dc0SWang Huan #define CONFIG_ENV_SECT_SIZE		0x20000 /* 128K (one sector) */
66886949c2bSAlison Wang #endif
669550e3dc0SWang Huan 
670550e3dc0SWang Huan #define CONFIG_CMD_BOOTZ
671550e3dc0SWang Huan 
6724ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R
6734ba4a095SRuchika Gupta 
6744ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
675ef6c55a2SAneesh Bansal #ifdef CONFIG_FSL_CAAM
6764ba4a095SRuchika Gupta #define CONFIG_CMD_HASH
6774ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL
678ef6c55a2SAneesh Bansal #endif
679ef6c55a2SAneesh Bansal 
680ef6c55a2SAneesh Bansal #include <asm/fsl_secure_boot.h>
681cc7b8b9aSAlison Wang #define CONFIG_SYS_BOOTM_LEN	(64 << 20) /* Increase max gunzip size */
6824ba4a095SRuchika Gupta 
683550e3dc0SWang Huan #endif
684