1550e3dc0SWang Huan /* 2550e3dc0SWang Huan * Copyright 2014 Freescale Semiconductor, Inc. 3550e3dc0SWang Huan * 4550e3dc0SWang Huan * SPDX-License-Identifier: GPL-2.0+ 5550e3dc0SWang Huan */ 6550e3dc0SWang Huan 7550e3dc0SWang Huan #ifndef __CONFIG_H 8550e3dc0SWang Huan #define __CONFIG_H 9550e3dc0SWang Huan 10550e3dc0SWang Huan #define CONFIG_LS102XA 11550e3dc0SWang Huan 12550e3dc0SWang Huan #define CONFIG_SYS_GENERIC_BOARD 13550e3dc0SWang Huan 14550e3dc0SWang Huan #define CONFIG_DISPLAY_CPUINFO 15550e3dc0SWang Huan #define CONFIG_DISPLAY_BOARDINFO 16550e3dc0SWang Huan 17550e3dc0SWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT 18550e3dc0SWang Huan #define CONFIG_BOARD_EARLY_INIT_F 19550e3dc0SWang Huan 2041ba57d0Stang yuantian #define CONFIG_DEEP_SLEEP 2141ba57d0Stang yuantian #if defined(CONFIG_DEEP_SLEEP) 2241ba57d0Stang yuantian #define CONFIG_SILENT_CONSOLE 2341ba57d0Stang yuantian #endif 2441ba57d0Stang yuantian 25550e3dc0SWang Huan /* 26550e3dc0SWang Huan * Size of malloc() pool 27550e3dc0SWang Huan */ 28550e3dc0SWang Huan #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 29550e3dc0SWang Huan 30550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 31550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 32550e3dc0SWang Huan 33550e3dc0SWang Huan /* 34550e3dc0SWang Huan * Generic Timer Definitions 35550e3dc0SWang Huan */ 36550e3dc0SWang Huan #define GENERIC_TIMER_CLK 12500000 37550e3dc0SWang Huan 38550e3dc0SWang Huan #ifndef __ASSEMBLY__ 39550e3dc0SWang Huan unsigned long get_board_sys_clk(void); 40550e3dc0SWang Huan unsigned long get_board_ddr_clk(void); 41550e3dc0SWang Huan #endif 42550e3dc0SWang Huan 43d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 44d612f0abSAlison Wang #define CONFIG_SYS_CLK_FREQ 100000000 45d612f0abSAlison Wang #define CONFIG_DDR_CLK_FREQ 100000000 46d612f0abSAlison Wang #define CONFIG_QIXIS_I2C_ACCESS 47d612f0abSAlison Wang #else 48550e3dc0SWang Huan #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 49550e3dc0SWang Huan #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 50d612f0abSAlison Wang #endif 51550e3dc0SWang Huan 5286949c2bSAlison Wang #ifdef CONFIG_RAMBOOT_PBL 5386949c2bSAlison Wang #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg 5486949c2bSAlison Wang #endif 5586949c2bSAlison Wang 5686949c2bSAlison Wang #ifdef CONFIG_SD_BOOT 5786949c2bSAlison Wang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_sd.cfg 5886949c2bSAlison Wang #define CONFIG_SPL_FRAMEWORK 5986949c2bSAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 6086949c2bSAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT 6186949c2bSAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT 6286949c2bSAlison Wang #define CONFIG_SPL_ENV_SUPPORT 6386949c2bSAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 6486949c2bSAlison Wang #define CONFIG_SPL_I2C_SUPPORT 6586949c2bSAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT 6686949c2bSAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT 6786949c2bSAlison Wang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 6886949c2bSAlison Wang #define CONFIG_SPL_MMC_SUPPORT 6986949c2bSAlison Wang #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8 7086949c2bSAlison Wang #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400 7186949c2bSAlison Wang 7286949c2bSAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 7386949c2bSAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 7486949c2bSAlison Wang #define CONFIG_SPL_STACK 0x1001d000 7586949c2bSAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 7686949c2bSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 7786949c2bSAlison Wang 7841ba57d0Stang yuantian #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 7941ba57d0Stang yuantian CONFIG_SYS_MONITOR_LEN) 8086949c2bSAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 8186949c2bSAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 8286949c2bSAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 8386949c2bSAlison Wang #define CONFIG_SYS_MONITOR_LEN 0x80000 8486949c2bSAlison Wang #endif 8586949c2bSAlison Wang 86d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 87d612f0abSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x40010000 88d612f0abSAlison Wang #define CONFIG_SYS_NO_FLASH 89d612f0abSAlison Wang #endif 90d612f0abSAlison Wang 918ab967b6SAlison Wang #ifdef CONFIG_NAND_BOOT 928ab967b6SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg 938ab967b6SAlison Wang #define CONFIG_SPL_FRAMEWORK 948ab967b6SAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 958ab967b6SAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT 968ab967b6SAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT 978ab967b6SAlison Wang #define CONFIG_SPL_ENV_SUPPORT 988ab967b6SAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 998ab967b6SAlison Wang #define CONFIG_SPL_I2C_SUPPORT 1008ab967b6SAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT 1018ab967b6SAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT 1028ab967b6SAlison Wang #define CONFIG_SPL_NAND_SUPPORT 1038ab967b6SAlison Wang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 1048ab967b6SAlison Wang 1058ab967b6SAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 1068ab967b6SAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 1078ab967b6SAlison Wang #define CONFIG_SPL_STACK 0x1001d000 1088ab967b6SAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 1098ab967b6SAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 1108ab967b6SAlison Wang 1118ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10) 1128ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO 1138ab967b6SAlison Wang #define CONFIG_SYS_NAND_PAGE_SIZE 2048 1148ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 1158ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 1168ab967b6SAlison Wang 1178ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 1188ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 1198ab967b6SAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 1208ab967b6SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 1218ab967b6SAlison Wang #define CONFIG_SYS_MONITOR_LEN 0x80000 1228ab967b6SAlison Wang #endif 1238ab967b6SAlison Wang 124550e3dc0SWang Huan #ifndef CONFIG_SYS_TEXT_BASE 1251c69a51cSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x60100000 126550e3dc0SWang Huan #endif 127550e3dc0SWang Huan 128550e3dc0SWang Huan #define CONFIG_NR_DRAM_BANKS 1 129550e3dc0SWang Huan 130550e3dc0SWang Huan #define CONFIG_DDR_SPD 131550e3dc0SWang Huan #define SPD_EEPROM_ADDRESS 0x51 132550e3dc0SWang Huan #define CONFIG_SYS_SPD_BUS_NUM 0 133550e3dc0SWang Huan 134550e3dc0SWang Huan #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */ 135c7eae7fcSYork Sun #ifndef CONFIG_SYS_FSL_DDR4 136550e3dc0SWang Huan #define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */ 137c7eae7fcSYork Sun #define CONFIG_SYS_DDR_RAW_TIMING 138c7eae7fcSYork Sun #endif 139550e3dc0SWang Huan #define CONFIG_DIMM_SLOTS_PER_CTLR 1 140550e3dc0SWang Huan #define CONFIG_CHIP_SELECTS_PER_CTRL 4 141550e3dc0SWang Huan 142550e3dc0SWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 143550e3dc0SWang Huan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 144550e3dc0SWang Huan 145550e3dc0SWang Huan #define CONFIG_DDR_ECC 146550e3dc0SWang Huan #ifdef CONFIG_DDR_ECC 147550e3dc0SWang Huan #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 148550e3dc0SWang Huan #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 149550e3dc0SWang Huan #endif 150550e3dc0SWang Huan 151550e3dc0SWang Huan #define CONFIG_SYS_HAS_SERDES 152550e3dc0SWang Huan 1534ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM /* Enable CAAM */ 15463e75fd7SZhao Qiang 1554c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \ 1564c59ab9cSAlison Wang !defined(CONFIG_QSPI_BOOT) 15763e75fd7SZhao Qiang #define CONFIG_U_QE 15863e75fd7SZhao Qiang #endif 15963e75fd7SZhao Qiang 160550e3dc0SWang Huan /* 161550e3dc0SWang Huan * IFC Definitions 162550e3dc0SWang Huan */ 163d612f0abSAlison Wang #ifndef CONFIG_QSPI_BOOT 164550e3dc0SWang Huan #define CONFIG_FSL_IFC 165550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE 0x60000000 166550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 167550e3dc0SWang Huan 168550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 169550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 170550e3dc0SWang Huan CSPR_PORT_SIZE_16 | \ 171550e3dc0SWang Huan CSPR_MSEL_NOR | \ 172550e3dc0SWang Huan CSPR_V) 173550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR_EXT (0x0) 174550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 175550e3dc0SWang Huan + 0x8000000) | \ 176550e3dc0SWang Huan CSPR_PORT_SIZE_16 | \ 177550e3dc0SWang Huan CSPR_MSEL_NOR | \ 178550e3dc0SWang Huan CSPR_V) 179550e3dc0SWang Huan #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 180550e3dc0SWang Huan 181550e3dc0SWang Huan #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 182550e3dc0SWang Huan CSOR_NOR_TRHZ_80) 183550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 184550e3dc0SWang Huan FTIM0_NOR_TEADC(0x5) | \ 185550e3dc0SWang Huan FTIM0_NOR_TEAHC(0x5)) 186550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 187550e3dc0SWang Huan FTIM1_NOR_TRAD_NOR(0x1a) | \ 188550e3dc0SWang Huan FTIM1_NOR_TSEQRAD_NOR(0x13)) 189550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 190550e3dc0SWang Huan FTIM2_NOR_TCH(0x4) | \ 191550e3dc0SWang Huan FTIM2_NOR_TWPH(0xe) | \ 192550e3dc0SWang Huan FTIM2_NOR_TWP(0x1c)) 193550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM3 0 194550e3dc0SWang Huan 195550e3dc0SWang Huan #define CONFIG_FLASH_CFI_DRIVER 196550e3dc0SWang Huan #define CONFIG_SYS_FLASH_CFI 197550e3dc0SWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 198550e3dc0SWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST 199550e3dc0SWang Huan #define CONFIG_FLASH_SHOW_PROGRESS 45 200550e3dc0SWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 201272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA 202550e3dc0SWang Huan 203550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 204550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 205550e3dc0SWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 206550e3dc0SWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 207550e3dc0SWang Huan 208550e3dc0SWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO 209550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \ 210550e3dc0SWang Huan CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000} 211550e3dc0SWang Huan 212550e3dc0SWang Huan /* 213550e3dc0SWang Huan * NAND Flash Definitions 214550e3dc0SWang Huan */ 215550e3dc0SWang Huan #define CONFIG_NAND_FSL_IFC 216550e3dc0SWang Huan 217550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE 0x7e800000 218550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 219550e3dc0SWang Huan 220550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 221550e3dc0SWang Huan 222550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 223550e3dc0SWang Huan | CSPR_PORT_SIZE_8 \ 224550e3dc0SWang Huan | CSPR_MSEL_NAND \ 225550e3dc0SWang Huan | CSPR_V) 226550e3dc0SWang Huan #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 227550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 228550e3dc0SWang Huan | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 229550e3dc0SWang Huan | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 230550e3dc0SWang Huan | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ 231550e3dc0SWang Huan | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 232550e3dc0SWang Huan | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \ 233550e3dc0SWang Huan | CSOR_NAND_PB(64)) /* 64 Pages Per Block */ 234550e3dc0SWang Huan 235550e3dc0SWang Huan #define CONFIG_SYS_NAND_ONFI_DETECTION 236550e3dc0SWang Huan 237550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \ 238550e3dc0SWang Huan FTIM0_NAND_TWP(0x18) | \ 239550e3dc0SWang Huan FTIM0_NAND_TWCHT(0x7) | \ 240550e3dc0SWang Huan FTIM0_NAND_TWH(0xa)) 241550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 242550e3dc0SWang Huan FTIM1_NAND_TWBE(0x39) | \ 243550e3dc0SWang Huan FTIM1_NAND_TRR(0xe) | \ 244550e3dc0SWang Huan FTIM1_NAND_TRP(0x18)) 245550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \ 246550e3dc0SWang Huan FTIM2_NAND_TREH(0xa) | \ 247550e3dc0SWang Huan FTIM2_NAND_TWHRE(0x1e)) 248550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM3 0x0 249550e3dc0SWang Huan 250550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 251550e3dc0SWang Huan #define CONFIG_SYS_MAX_NAND_DEVICE 1 252550e3dc0SWang Huan #define CONFIG_CMD_NAND 253550e3dc0SWang Huan 254550e3dc0SWang Huan #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 255d612f0abSAlison Wang #endif 256550e3dc0SWang Huan 257550e3dc0SWang Huan /* 258550e3dc0SWang Huan * QIXIS Definitions 259550e3dc0SWang Huan */ 260550e3dc0SWang Huan #define CONFIG_FSL_QIXIS 261550e3dc0SWang Huan 262550e3dc0SWang Huan #ifdef CONFIG_FSL_QIXIS 263550e3dc0SWang Huan #define QIXIS_BASE 0x7fb00000 264550e3dc0SWang Huan #define QIXIS_BASE_PHYS QIXIS_BASE 265550e3dc0SWang Huan #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 266550e3dc0SWang Huan #define QIXIS_LBMAP_SWITCH 6 267550e3dc0SWang Huan #define QIXIS_LBMAP_MASK 0x0f 268550e3dc0SWang Huan #define QIXIS_LBMAP_SHIFT 0 269550e3dc0SWang Huan #define QIXIS_LBMAP_DFLTBANK 0x00 270550e3dc0SWang Huan #define QIXIS_LBMAP_ALTBANK 0x04 271550e3dc0SWang Huan #define QIXIS_RST_CTL_RESET 0x44 272550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 273550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 274550e3dc0SWang Huan #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 275550e3dc0SWang Huan 276550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 277550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \ 278550e3dc0SWang Huan CSPR_PORT_SIZE_8 | \ 279550e3dc0SWang Huan CSPR_MSEL_GPCM | \ 280550e3dc0SWang Huan CSPR_V) 281550e3dc0SWang Huan #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 282550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 283550e3dc0SWang Huan CSOR_NOR_NOR_MODE_AVD_NOR | \ 284550e3dc0SWang Huan CSOR_NOR_TRHZ_80) 285550e3dc0SWang Huan 286550e3dc0SWang Huan /* 287550e3dc0SWang Huan * QIXIS Timing parameters for IFC GPCM 288550e3dc0SWang Huan */ 289550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \ 290550e3dc0SWang Huan FTIM0_GPCM_TEADC(0xe) | \ 291550e3dc0SWang Huan FTIM0_GPCM_TEAHC(0xe)) 292550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \ 293550e3dc0SWang Huan FTIM1_GPCM_TRAD(0x1f)) 294550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \ 295550e3dc0SWang Huan FTIM2_GPCM_TCH(0xe) | \ 296550e3dc0SWang Huan FTIM2_GPCM_TWP(0xf0)) 297550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM3 0x0 298550e3dc0SWang Huan #endif 299550e3dc0SWang Huan 3008ab967b6SAlison Wang #if defined(CONFIG_NAND_BOOT) 3018ab967b6SAlison Wang #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 3028ab967b6SAlison Wang #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 3038ab967b6SAlison Wang #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 3048ab967b6SAlison Wang #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 3058ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 3068ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 3078ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 3088ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 3098ab967b6SAlison Wang #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 3108ab967b6SAlison Wang #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 3118ab967b6SAlison Wang #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 3128ab967b6SAlison Wang #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 3138ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 3148ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 3158ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 3168ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 3178ab967b6SAlison Wang #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 3188ab967b6SAlison Wang #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 3198ab967b6SAlison Wang #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 3208ab967b6SAlison Wang #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 3218ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 3228ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 3238ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 3248ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 3258ab967b6SAlison Wang #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 3268ab967b6SAlison Wang #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 3278ab967b6SAlison Wang #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 3288ab967b6SAlison Wang #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 3298ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 3308ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 3318ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 3328ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 3338ab967b6SAlison Wang #else 334550e3dc0SWang Huan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 335550e3dc0SWang Huan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 336550e3dc0SWang Huan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 337550e3dc0SWang Huan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 338550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 339550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 340550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 341550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 342550e3dc0SWang Huan #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 343550e3dc0SWang Huan #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 344550e3dc0SWang Huan #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 345550e3dc0SWang Huan #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 346550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 347550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 348550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 349550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 350550e3dc0SWang Huan #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 351550e3dc0SWang Huan #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 352550e3dc0SWang Huan #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 353550e3dc0SWang Huan #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 354550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 355550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 356550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 357550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 358550e3dc0SWang Huan #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 359550e3dc0SWang Huan #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 360550e3dc0SWang Huan #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 361550e3dc0SWang Huan #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 362550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 363550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 364550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 365550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 3668ab967b6SAlison Wang #endif 367550e3dc0SWang Huan 368550e3dc0SWang Huan /* 369550e3dc0SWang Huan * Serial Port 370550e3dc0SWang Huan */ 3718fc2121aSAlison Wang #ifdef CONFIG_LPUART 3728fc2121aSAlison Wang #define CONFIG_FSL_LPUART 3738fc2121aSAlison Wang #define CONFIG_LPUART_32B_REG 3748fc2121aSAlison Wang #else 375550e3dc0SWang Huan #define CONFIG_CONS_INDEX 1 376550e3dc0SWang Huan #define CONFIG_SYS_NS16550 377550e3dc0SWang Huan #define CONFIG_SYS_NS16550_SERIAL 378550e3dc0SWang Huan #define CONFIG_SYS_NS16550_REG_SIZE 1 379550e3dc0SWang Huan #define CONFIG_SYS_NS16550_CLK get_serial_clock() 3808fc2121aSAlison Wang #endif 381550e3dc0SWang Huan 382550e3dc0SWang Huan #define CONFIG_BAUDRATE 115200 383550e3dc0SWang Huan 384550e3dc0SWang Huan /* 385550e3dc0SWang Huan * I2C 386550e3dc0SWang Huan */ 387550e3dc0SWang Huan #define CONFIG_CMD_I2C 388550e3dc0SWang Huan #define CONFIG_SYS_I2C 389550e3dc0SWang Huan #define CONFIG_SYS_I2C_MXC 390f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 391550e3dc0SWang Huan 392550e3dc0SWang Huan /* 393550e3dc0SWang Huan * I2C bus multiplexer 394550e3dc0SWang Huan */ 395550e3dc0SWang Huan #define I2C_MUX_PCA_ADDR_PRI 0x77 396550e3dc0SWang Huan #define I2C_MUX_CH_DEFAULT 0x8 397dd04832dSXiubo Li #define I2C_MUX_CH_CH7301 0xC 398550e3dc0SWang Huan 399550e3dc0SWang Huan /* 400550e3dc0SWang Huan * MMC 401550e3dc0SWang Huan */ 402550e3dc0SWang Huan #define CONFIG_MMC 403550e3dc0SWang Huan #define CONFIG_CMD_MMC 404550e3dc0SWang Huan #define CONFIG_FSL_ESDHC 405550e3dc0SWang Huan #define CONFIG_GENERIC_MMC 406550e3dc0SWang Huan 4078251ed23SAlison Wang #define CONFIG_CMD_FAT 4088251ed23SAlison Wang #define CONFIG_DOS_PARTITION 4098251ed23SAlison Wang 410*e5493d4eSHaikun Wang /* SPI */ 411d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 412*e5493d4eSHaikun Wang /* QSPI */ 413d612f0abSAlison Wang #define CONFIG_FSL_QSPI 414d612f0abSAlison Wang #define QSPI0_AMBA_BASE 0x40000000 415d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE (1 << 24) 416d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM 2 417d612f0abSAlison Wang #define CONFIG_SPI_FLASH_SPANSION 418*e5493d4eSHaikun Wang 419*e5493d4eSHaikun Wang /* DSPI */ 420*e5493d4eSHaikun Wang #define CONFIG_FSL_DSPI 421*e5493d4eSHaikun Wang 422*e5493d4eSHaikun Wang /* DM SPI */ 423*e5493d4eSHaikun Wang #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI) 424*e5493d4eSHaikun Wang #define CONFIG_CMD_SF 425*e5493d4eSHaikun Wang #define CONFIG_DM_SPI_FLASH 426*e5493d4eSHaikun Wang #define CONFIG_SF_DATAFLASH 427*e5493d4eSHaikun Wang #endif 428d612f0abSAlison Wang #endif 429d612f0abSAlison Wang 430550e3dc0SWang Huan /* 4318776cb20SNikhil Badola * USB 4328776cb20SNikhil Badola */ 4338776cb20SNikhil Badola #define CONFIG_HAS_FSL_DR_USB 4348776cb20SNikhil Badola 4358776cb20SNikhil Badola #ifdef CONFIG_HAS_FSL_DR_USB 4368776cb20SNikhil Badola #define CONFIG_USB_EHCI 4378776cb20SNikhil Badola 4388776cb20SNikhil Badola #ifdef CONFIG_USB_EHCI 4398776cb20SNikhil Badola #define CONFIG_CMD_USB 4408776cb20SNikhil Badola #define CONFIG_USB_STORAGE 4418776cb20SNikhil Badola #define CONFIG_USB_EHCI_FSL 4428776cb20SNikhil Badola #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 4438776cb20SNikhil Badola #define CONFIG_CMD_EXT2 4448776cb20SNikhil Badola #endif 4458776cb20SNikhil Badola #endif 4468776cb20SNikhil Badola 4478776cb20SNikhil Badola /* 448dd04832dSXiubo Li * Video 449dd04832dSXiubo Li */ 450dd04832dSXiubo Li #define CONFIG_FSL_DCU_FB 451dd04832dSXiubo Li 452dd04832dSXiubo Li #ifdef CONFIG_FSL_DCU_FB 453dd04832dSXiubo Li #define CONFIG_VIDEO 454dd04832dSXiubo Li #define CONFIG_CMD_BMP 455dd04832dSXiubo Li #define CONFIG_CFB_CONSOLE 456dd04832dSXiubo Li #define CONFIG_VGA_AS_SINGLE_DEVICE 457dd04832dSXiubo Li #define CONFIG_VIDEO_LOGO 458dd04832dSXiubo Li #define CONFIG_VIDEO_BMP_LOGO 459dd04832dSXiubo Li 460dd04832dSXiubo Li #define CONFIG_FSL_DIU_CH7301 461dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_BUS_NUM 0 462dd04832dSXiubo Li #define CONFIG_SYS_I2C_QIXIS_ADDR 0x66 463dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_ADDR 0x75 464dd04832dSXiubo Li #endif 465dd04832dSXiubo Li 466dd04832dSXiubo Li /* 467550e3dc0SWang Huan * eTSEC 468550e3dc0SWang Huan */ 469550e3dc0SWang Huan #define CONFIG_TSEC_ENET 470550e3dc0SWang Huan 471550e3dc0SWang Huan #ifdef CONFIG_TSEC_ENET 472550e3dc0SWang Huan #define CONFIG_MII 473550e3dc0SWang Huan #define CONFIG_MII_DEFAULT_TSEC 3 474550e3dc0SWang Huan #define CONFIG_TSEC1 1 475550e3dc0SWang Huan #define CONFIG_TSEC1_NAME "eTSEC1" 476550e3dc0SWang Huan #define CONFIG_TSEC2 1 477550e3dc0SWang Huan #define CONFIG_TSEC2_NAME "eTSEC2" 478550e3dc0SWang Huan #define CONFIG_TSEC3 1 479550e3dc0SWang Huan #define CONFIG_TSEC3_NAME "eTSEC3" 480550e3dc0SWang Huan 481550e3dc0SWang Huan #define TSEC1_PHY_ADDR 1 482550e3dc0SWang Huan #define TSEC2_PHY_ADDR 2 483550e3dc0SWang Huan #define TSEC3_PHY_ADDR 3 484550e3dc0SWang Huan 485550e3dc0SWang Huan #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 486550e3dc0SWang Huan #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 487550e3dc0SWang Huan #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 488550e3dc0SWang Huan 489550e3dc0SWang Huan #define TSEC1_PHYIDX 0 490550e3dc0SWang Huan #define TSEC2_PHYIDX 0 491550e3dc0SWang Huan #define TSEC3_PHYIDX 0 492550e3dc0SWang Huan 493550e3dc0SWang Huan #define CONFIG_ETHPRIME "eTSEC1" 494550e3dc0SWang Huan 495550e3dc0SWang Huan #define CONFIG_PHY_GIGE 496550e3dc0SWang Huan #define CONFIG_PHYLIB 497550e3dc0SWang Huan #define CONFIG_PHY_REALTEK 498550e3dc0SWang Huan 499550e3dc0SWang Huan #define CONFIG_HAS_ETH0 500550e3dc0SWang Huan #define CONFIG_HAS_ETH1 501550e3dc0SWang Huan #define CONFIG_HAS_ETH2 502550e3dc0SWang Huan 503550e3dc0SWang Huan #define CONFIG_FSL_SGMII_RISER 1 504550e3dc0SWang Huan #define SGMII_RISER_PHY_OFFSET 0x1b 505550e3dc0SWang Huan 506550e3dc0SWang Huan #ifdef CONFIG_FSL_SGMII_RISER 507550e3dc0SWang Huan #define CONFIG_SYS_TBIPA_VALUE 8 508550e3dc0SWang Huan #endif 509550e3dc0SWang Huan 510550e3dc0SWang Huan #endif 511da419027SMinghuan Lian 512da419027SMinghuan Lian /* PCIe */ 513da419027SMinghuan Lian #define CONFIG_PCI /* Enable PCI/PCIE */ 514da419027SMinghuan Lian #define CONFIG_PCIE1 /* PCIE controler 1 */ 515da419027SMinghuan Lian #define CONFIG_PCIE2 /* PCIE controler 2 */ 516da419027SMinghuan Lian #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ 517da419027SMinghuan Lian #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie" 518da419027SMinghuan Lian 519180b8688SMinghuan Lian #define CONFIG_SYS_PCI_64BIT 520180b8688SMinghuan Lian 521180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000 522180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */ 523180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000 524180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */ 525180b8688SMinghuan Lian 526180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_BUS 0x00000000 527180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000 528180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */ 529180b8688SMinghuan Lian 530180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000 531180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000 532180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */ 533180b8688SMinghuan Lian 534180b8688SMinghuan Lian #ifdef CONFIG_PCI 535180b8688SMinghuan Lian #define CONFIG_PCI_PNP 536180b8688SMinghuan Lian #define CONFIG_E1000 537180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW 538180b8688SMinghuan Lian #define CONFIG_CMD_PCI 539180b8688SMinghuan Lian #endif 540180b8688SMinghuan Lian 541550e3dc0SWang Huan #define CONFIG_CMD_PING 542550e3dc0SWang Huan #define CONFIG_CMD_DHCP 543550e3dc0SWang Huan #define CONFIG_CMD_MII 544550e3dc0SWang Huan 545550e3dc0SWang Huan #define CONFIG_CMDLINE_TAG 546550e3dc0SWang Huan #define CONFIG_CMDLINE_EDITING 54786949c2bSAlison Wang 5481a2826f6SXiubo Li #define CONFIG_ARMV7_NONSEC 5491a2826f6SXiubo Li #define CONFIG_ARMV7_VIRT 5501a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN 551e87f3b30SXiubo Li #define CONFIG_LS102XA_NS_ACCESS 5521a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR 0x01ee0200 5531a2826f6SXiubo Li #define CONFIG_TIMER_CLK_FREQ 12500000 5541a2826f6SXiubo Li #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR 5551a2826f6SXiubo Li 556550e3dc0SWang Huan #define CONFIG_HWCONFIG 557550e3dc0SWang Huan #define HWCONFIG_BUFFER_SIZE 128 558550e3dc0SWang Huan 559550e3dc0SWang Huan #define CONFIG_BOOTDELAY 3 560550e3dc0SWang Huan 56163e75fd7SZhao Qiang #define CONFIG_SYS_QE_FW_ADDR 0x67f40000 56263e75fd7SZhao Qiang 5638fc2121aSAlison Wang #ifdef CONFIG_LPUART 5648fc2121aSAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 5658fc2121aSAlison Wang "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ 5668fc2121aSAlison Wang "fdt_high=0xcfffffff\0" \ 5678fc2121aSAlison Wang "initrd_high=0xcfffffff\0" \ 5688fc2121aSAlison Wang "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 5698fc2121aSAlison Wang #else 570550e3dc0SWang Huan #define CONFIG_EXTRA_ENV_SETTINGS \ 571550e3dc0SWang Huan "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 572550e3dc0SWang Huan "fdt_high=0xcfffffff\0" \ 573550e3dc0SWang Huan "initrd_high=0xcfffffff\0" \ 574550e3dc0SWang Huan "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 5758fc2121aSAlison Wang #endif 576550e3dc0SWang Huan 577550e3dc0SWang Huan /* 578550e3dc0SWang Huan * Miscellaneous configurable options 579550e3dc0SWang Huan */ 580550e3dc0SWang Huan #define CONFIG_SYS_LONGHELP /* undef to save memory */ 581550e3dc0SWang Huan #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 582550e3dc0SWang Huan #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 583550e3dc0SWang Huan #define CONFIG_AUTO_COMPLETE 584550e3dc0SWang Huan #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 585550e3dc0SWang Huan #define CONFIG_SYS_PBSIZE \ 586550e3dc0SWang Huan (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 587550e3dc0SWang Huan #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 588550e3dc0SWang Huan #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 589550e3dc0SWang Huan 590550e3dc0SWang Huan #define CONFIG_CMD_GREPENV 591550e3dc0SWang Huan #define CONFIG_CMD_MEMINFO 592550e3dc0SWang Huan #define CONFIG_CMD_MEMTEST 593550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_START 0x80000000 594550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_END 0x9fffffff 595550e3dc0SWang Huan 596550e3dc0SWang Huan #define CONFIG_SYS_LOAD_ADDR 0x82000000 597550e3dc0SWang Huan 598660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID 599660673afSXiubo Li 600550e3dc0SWang Huan /* 601550e3dc0SWang Huan * Stack sizes 602550e3dc0SWang Huan * The stack sizes are set up in start.S using the settings below 603550e3dc0SWang Huan */ 604550e3dc0SWang Huan #define CONFIG_STACKSIZE (30 * 1024) 605550e3dc0SWang Huan 606550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \ 607550e3dc0SWang Huan (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 608550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_ADDR \ 609550e3dc0SWang Huan (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 610550e3dc0SWang Huan 61186949c2bSAlison Wang #ifdef CONFIG_SPL_BUILD 61286949c2bSAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 61386949c2bSAlison Wang #else 614550e3dc0SWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 61586949c2bSAlison Wang #endif 616550e3dc0SWang Huan 617550e3dc0SWang Huan /* 618550e3dc0SWang Huan * Environment 619550e3dc0SWang Huan */ 620550e3dc0SWang Huan #define CONFIG_ENV_OVERWRITE 621550e3dc0SWang Huan 62286949c2bSAlison Wang #if defined(CONFIG_SD_BOOT) 62386949c2bSAlison Wang #define CONFIG_ENV_OFFSET 0x100000 62486949c2bSAlison Wang #define CONFIG_ENV_IS_IN_MMC 62586949c2bSAlison Wang #define CONFIG_SYS_MMC_ENV_DEV 0 62686949c2bSAlison Wang #define CONFIG_ENV_SIZE 0x2000 627d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT) 628d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH 629d612f0abSAlison Wang #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 630d612f0abSAlison Wang #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 631d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE 0x10000 6328ab967b6SAlison Wang #elif defined(CONFIG_NAND_BOOT) 6338ab967b6SAlison Wang #define CONFIG_ENV_IS_IN_NAND 6348ab967b6SAlison Wang #define CONFIG_ENV_SIZE 0x2000 6358ab967b6SAlison Wang #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 63686949c2bSAlison Wang #else 637550e3dc0SWang Huan #define CONFIG_ENV_IS_IN_FLASH 638550e3dc0SWang Huan #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 639550e3dc0SWang Huan #define CONFIG_ENV_SIZE 0x2000 640550e3dc0SWang Huan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 64186949c2bSAlison Wang #endif 642550e3dc0SWang Huan 643550e3dc0SWang Huan #define CONFIG_OF_LIBFDT 644550e3dc0SWang Huan #define CONFIG_OF_BOARD_SETUP 645550e3dc0SWang Huan #define CONFIG_CMD_BOOTZ 646550e3dc0SWang Huan 6474ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R 6484ba4a095SRuchika Gupta 6494ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 6504ba4a095SRuchika Gupta #define CONFIG_CMD_HASH 6514ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL 6524ba4a095SRuchika Gupta 653ba474020SRuchika Gupta #ifdef CONFIG_SECURE_BOOT 654ba474020SRuchika Gupta #define CONFIG_CMD_BLOB 65598cb0efdSgaurav rana #include <asm/fsl_secure_boot.h> 656ba474020SRuchika Gupta #endif 657ba474020SRuchika Gupta 658550e3dc0SWang Huan #endif 659