1550e3dc0SWang Huan /* 2550e3dc0SWang Huan * Copyright 2014 Freescale Semiconductor, Inc. 3550e3dc0SWang Huan * 4550e3dc0SWang Huan * SPDX-License-Identifier: GPL-2.0+ 5550e3dc0SWang Huan */ 6550e3dc0SWang Huan 7550e3dc0SWang Huan #ifndef __CONFIG_H 8550e3dc0SWang Huan #define __CONFIG_H 9550e3dc0SWang Huan 10550e3dc0SWang Huan #define CONFIG_LS102XA 11550e3dc0SWang Huan 12340848b1SWang Dongsheng #define CONFIG_ARMV7_PSCI 13*dbf38aabSChen-Yu Tsai #define CONFIG_ARMV7_PSCI_NR_CPUS CONFIG_MAX_CPUS 14340848b1SWang Dongsheng 1518fb0e3cSGong Qianyu #define CONFIG_SYS_FSL_CLK 16550e3dc0SWang Huan 17550e3dc0SWang Huan #define CONFIG_DISPLAY_CPUINFO 18550e3dc0SWang Huan #define CONFIG_DISPLAY_BOARDINFO 19550e3dc0SWang Huan 20550e3dc0SWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT 21550e3dc0SWang Huan #define CONFIG_BOARD_EARLY_INIT_F 22550e3dc0SWang Huan 2341ba57d0Stang yuantian #define CONFIG_DEEP_SLEEP 2441ba57d0Stang yuantian #if defined(CONFIG_DEEP_SLEEP) 2541ba57d0Stang yuantian #define CONFIG_SILENT_CONSOLE 2641ba57d0Stang yuantian #endif 2741ba57d0Stang yuantian 28550e3dc0SWang Huan /* 29550e3dc0SWang Huan * Size of malloc() pool 30550e3dc0SWang Huan */ 31550e3dc0SWang Huan #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 32550e3dc0SWang Huan 33550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 34550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 35550e3dc0SWang Huan 36550e3dc0SWang Huan /* 37550e3dc0SWang Huan * Generic Timer Definitions 38550e3dc0SWang Huan */ 39550e3dc0SWang Huan #define GENERIC_TIMER_CLK 12500000 40550e3dc0SWang Huan 41550e3dc0SWang Huan #ifndef __ASSEMBLY__ 42550e3dc0SWang Huan unsigned long get_board_sys_clk(void); 43550e3dc0SWang Huan unsigned long get_board_ddr_clk(void); 44550e3dc0SWang Huan #endif 45550e3dc0SWang Huan 4670097027SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 47d612f0abSAlison Wang #define CONFIG_SYS_CLK_FREQ 100000000 48d612f0abSAlison Wang #define CONFIG_DDR_CLK_FREQ 100000000 49d612f0abSAlison Wang #define CONFIG_QIXIS_I2C_ACCESS 50d612f0abSAlison Wang #else 51550e3dc0SWang Huan #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 52550e3dc0SWang Huan #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 53d612f0abSAlison Wang #endif 54550e3dc0SWang Huan 5586949c2bSAlison Wang #ifdef CONFIG_RAMBOOT_PBL 5686949c2bSAlison Wang #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg 5786949c2bSAlison Wang #endif 5886949c2bSAlison Wang 5986949c2bSAlison Wang #ifdef CONFIG_SD_BOOT 6070097027SAlison Wang #ifdef CONFIG_SD_BOOT_QSPI 6170097027SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW \ 6270097027SAlison Wang board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg 6370097027SAlison Wang #else 6470097027SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW \ 6570097027SAlison Wang board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg 6670097027SAlison Wang #endif 6786949c2bSAlison Wang #define CONFIG_SPL_FRAMEWORK 6886949c2bSAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 6986949c2bSAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT 7086949c2bSAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT 7186949c2bSAlison Wang #define CONFIG_SPL_ENV_SUPPORT 7286949c2bSAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 7386949c2bSAlison Wang #define CONFIG_SPL_I2C_SUPPORT 7486949c2bSAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT 7586949c2bSAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT 7686949c2bSAlison Wang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 7786949c2bSAlison Wang #define CONFIG_SPL_MMC_SUPPORT 7886949c2bSAlison Wang #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8 797ee52af4SAlison Wang #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x600 8086949c2bSAlison Wang 8186949c2bSAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 8286949c2bSAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 8386949c2bSAlison Wang #define CONFIG_SPL_STACK 0x1001d000 8486949c2bSAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 8586949c2bSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 8686949c2bSAlison Wang 8741ba57d0Stang yuantian #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 8841ba57d0Stang yuantian CONFIG_SYS_MONITOR_LEN) 8986949c2bSAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 9086949c2bSAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 9186949c2bSAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 927ee52af4SAlison Wang #define CONFIG_SYS_MONITOR_LEN 0xc0000 9386949c2bSAlison Wang #endif 9486949c2bSAlison Wang 95d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 96d612f0abSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x40010000 9770097027SAlison Wang #endif 9870097027SAlison Wang 9970097027SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 100d612f0abSAlison Wang #define CONFIG_SYS_NO_FLASH 101d612f0abSAlison Wang #endif 102d612f0abSAlison Wang 1038ab967b6SAlison Wang #ifdef CONFIG_NAND_BOOT 1048ab967b6SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg 1058ab967b6SAlison Wang #define CONFIG_SPL_FRAMEWORK 1068ab967b6SAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 1078ab967b6SAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT 1088ab967b6SAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT 1098ab967b6SAlison Wang #define CONFIG_SPL_ENV_SUPPORT 1108ab967b6SAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 1118ab967b6SAlison Wang #define CONFIG_SPL_I2C_SUPPORT 1128ab967b6SAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT 1138ab967b6SAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT 1148ab967b6SAlison Wang #define CONFIG_SPL_NAND_SUPPORT 1158ab967b6SAlison Wang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 1168ab967b6SAlison Wang 1178ab967b6SAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 1188ab967b6SAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 1198ab967b6SAlison Wang #define CONFIG_SPL_STACK 0x1001d000 1208ab967b6SAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 1218ab967b6SAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 1228ab967b6SAlison Wang 1238ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10) 1248ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO 1258ab967b6SAlison Wang #define CONFIG_SYS_NAND_PAGE_SIZE 2048 1268ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 1278ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 1288ab967b6SAlison Wang 1298ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 1308ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 1318ab967b6SAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 1328ab967b6SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 1338ab967b6SAlison Wang #define CONFIG_SYS_MONITOR_LEN 0x80000 1348ab967b6SAlison Wang #endif 1358ab967b6SAlison Wang 136550e3dc0SWang Huan #ifndef CONFIG_SYS_TEXT_BASE 1371c69a51cSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x60100000 138550e3dc0SWang Huan #endif 139550e3dc0SWang Huan 140550e3dc0SWang Huan #define CONFIG_NR_DRAM_BANKS 1 141550e3dc0SWang Huan 142550e3dc0SWang Huan #define CONFIG_DDR_SPD 143550e3dc0SWang Huan #define SPD_EEPROM_ADDRESS 0x51 144550e3dc0SWang Huan #define CONFIG_SYS_SPD_BUS_NUM 0 145550e3dc0SWang Huan 146550e3dc0SWang Huan #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */ 147c7eae7fcSYork Sun #ifndef CONFIG_SYS_FSL_DDR4 148550e3dc0SWang Huan #define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */ 149c7eae7fcSYork Sun #define CONFIG_SYS_DDR_RAW_TIMING 150c7eae7fcSYork Sun #endif 151550e3dc0SWang Huan #define CONFIG_DIMM_SLOTS_PER_CTLR 1 152550e3dc0SWang Huan #define CONFIG_CHIP_SELECTS_PER_CTRL 4 153550e3dc0SWang Huan 154550e3dc0SWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 155550e3dc0SWang Huan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 156550e3dc0SWang Huan 157550e3dc0SWang Huan #define CONFIG_DDR_ECC 158550e3dc0SWang Huan #ifdef CONFIG_DDR_ECC 159550e3dc0SWang Huan #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 160550e3dc0SWang Huan #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 161550e3dc0SWang Huan #endif 162550e3dc0SWang Huan 163550e3dc0SWang Huan #define CONFIG_SYS_HAS_SERDES 164550e3dc0SWang Huan 1654ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM /* Enable CAAM */ 16663e75fd7SZhao Qiang 1674c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \ 1684c59ab9cSAlison Wang !defined(CONFIG_QSPI_BOOT) 16963e75fd7SZhao Qiang #define CONFIG_U_QE 17063e75fd7SZhao Qiang #endif 17163e75fd7SZhao Qiang 172550e3dc0SWang Huan /* 173550e3dc0SWang Huan * IFC Definitions 174550e3dc0SWang Huan */ 17570097027SAlison Wang #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 176550e3dc0SWang Huan #define CONFIG_FSL_IFC 177550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE 0x60000000 178550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 179550e3dc0SWang Huan 180550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 181550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 182550e3dc0SWang Huan CSPR_PORT_SIZE_16 | \ 183550e3dc0SWang Huan CSPR_MSEL_NOR | \ 184550e3dc0SWang Huan CSPR_V) 185550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR_EXT (0x0) 186550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 187550e3dc0SWang Huan + 0x8000000) | \ 188550e3dc0SWang Huan CSPR_PORT_SIZE_16 | \ 189550e3dc0SWang Huan CSPR_MSEL_NOR | \ 190550e3dc0SWang Huan CSPR_V) 191550e3dc0SWang Huan #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 192550e3dc0SWang Huan 193550e3dc0SWang Huan #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 194550e3dc0SWang Huan CSOR_NOR_TRHZ_80) 195550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 196550e3dc0SWang Huan FTIM0_NOR_TEADC(0x5) | \ 197550e3dc0SWang Huan FTIM0_NOR_TEAHC(0x5)) 198550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 199550e3dc0SWang Huan FTIM1_NOR_TRAD_NOR(0x1a) | \ 200550e3dc0SWang Huan FTIM1_NOR_TSEQRAD_NOR(0x13)) 201550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 202550e3dc0SWang Huan FTIM2_NOR_TCH(0x4) | \ 203550e3dc0SWang Huan FTIM2_NOR_TWPH(0xe) | \ 204550e3dc0SWang Huan FTIM2_NOR_TWP(0x1c)) 205550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM3 0 206550e3dc0SWang Huan 207550e3dc0SWang Huan #define CONFIG_FLASH_CFI_DRIVER 208550e3dc0SWang Huan #define CONFIG_SYS_FLASH_CFI 209550e3dc0SWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 210550e3dc0SWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST 211550e3dc0SWang Huan #define CONFIG_FLASH_SHOW_PROGRESS 45 212550e3dc0SWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 213272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA 214550e3dc0SWang Huan 215550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 216550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 217550e3dc0SWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 218550e3dc0SWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 219550e3dc0SWang Huan 220550e3dc0SWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO 221550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \ 222550e3dc0SWang Huan CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000} 223550e3dc0SWang Huan 224550e3dc0SWang Huan /* 225550e3dc0SWang Huan * NAND Flash Definitions 226550e3dc0SWang Huan */ 227550e3dc0SWang Huan #define CONFIG_NAND_FSL_IFC 228550e3dc0SWang Huan 229550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE 0x7e800000 230550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 231550e3dc0SWang Huan 232550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 233550e3dc0SWang Huan 234550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 235550e3dc0SWang Huan | CSPR_PORT_SIZE_8 \ 236550e3dc0SWang Huan | CSPR_MSEL_NAND \ 237550e3dc0SWang Huan | CSPR_V) 238550e3dc0SWang Huan #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 239550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 240550e3dc0SWang Huan | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 241550e3dc0SWang Huan | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 242550e3dc0SWang Huan | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ 243550e3dc0SWang Huan | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 244550e3dc0SWang Huan | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \ 245550e3dc0SWang Huan | CSOR_NAND_PB(64)) /* 64 Pages Per Block */ 246550e3dc0SWang Huan 247550e3dc0SWang Huan #define CONFIG_SYS_NAND_ONFI_DETECTION 248550e3dc0SWang Huan 249550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \ 250550e3dc0SWang Huan FTIM0_NAND_TWP(0x18) | \ 251550e3dc0SWang Huan FTIM0_NAND_TWCHT(0x7) | \ 252550e3dc0SWang Huan FTIM0_NAND_TWH(0xa)) 253550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 254550e3dc0SWang Huan FTIM1_NAND_TWBE(0x39) | \ 255550e3dc0SWang Huan FTIM1_NAND_TRR(0xe) | \ 256550e3dc0SWang Huan FTIM1_NAND_TRP(0x18)) 257550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \ 258550e3dc0SWang Huan FTIM2_NAND_TREH(0xa) | \ 259550e3dc0SWang Huan FTIM2_NAND_TWHRE(0x1e)) 260550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM3 0x0 261550e3dc0SWang Huan 262550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 263550e3dc0SWang Huan #define CONFIG_SYS_MAX_NAND_DEVICE 1 264550e3dc0SWang Huan #define CONFIG_CMD_NAND 265550e3dc0SWang Huan 266550e3dc0SWang Huan #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 267d612f0abSAlison Wang #endif 268550e3dc0SWang Huan 269550e3dc0SWang Huan /* 270550e3dc0SWang Huan * QIXIS Definitions 271550e3dc0SWang Huan */ 272550e3dc0SWang Huan #define CONFIG_FSL_QIXIS 273550e3dc0SWang Huan 274550e3dc0SWang Huan #ifdef CONFIG_FSL_QIXIS 275550e3dc0SWang Huan #define QIXIS_BASE 0x7fb00000 276550e3dc0SWang Huan #define QIXIS_BASE_PHYS QIXIS_BASE 277550e3dc0SWang Huan #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 278550e3dc0SWang Huan #define QIXIS_LBMAP_SWITCH 6 279550e3dc0SWang Huan #define QIXIS_LBMAP_MASK 0x0f 280550e3dc0SWang Huan #define QIXIS_LBMAP_SHIFT 0 281550e3dc0SWang Huan #define QIXIS_LBMAP_DFLTBANK 0x00 282550e3dc0SWang Huan #define QIXIS_LBMAP_ALTBANK 0x04 283550e3dc0SWang Huan #define QIXIS_RST_CTL_RESET 0x44 284550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 285550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 286550e3dc0SWang Huan #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 287550e3dc0SWang Huan 288550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 289550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \ 290550e3dc0SWang Huan CSPR_PORT_SIZE_8 | \ 291550e3dc0SWang Huan CSPR_MSEL_GPCM | \ 292550e3dc0SWang Huan CSPR_V) 293550e3dc0SWang Huan #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 294550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 295550e3dc0SWang Huan CSOR_NOR_NOR_MODE_AVD_NOR | \ 296550e3dc0SWang Huan CSOR_NOR_TRHZ_80) 297550e3dc0SWang Huan 298550e3dc0SWang Huan /* 299550e3dc0SWang Huan * QIXIS Timing parameters for IFC GPCM 300550e3dc0SWang Huan */ 301550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \ 302550e3dc0SWang Huan FTIM0_GPCM_TEADC(0xe) | \ 303550e3dc0SWang Huan FTIM0_GPCM_TEAHC(0xe)) 304550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \ 305550e3dc0SWang Huan FTIM1_GPCM_TRAD(0x1f)) 306550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \ 307550e3dc0SWang Huan FTIM2_GPCM_TCH(0xe) | \ 308550e3dc0SWang Huan FTIM2_GPCM_TWP(0xf0)) 309550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM3 0x0 310550e3dc0SWang Huan #endif 311550e3dc0SWang Huan 3128ab967b6SAlison Wang #if defined(CONFIG_NAND_BOOT) 3138ab967b6SAlison Wang #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 3148ab967b6SAlison Wang #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 3158ab967b6SAlison Wang #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 3168ab967b6SAlison Wang #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 3178ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 3188ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 3198ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 3208ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 3218ab967b6SAlison Wang #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 3228ab967b6SAlison Wang #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 3238ab967b6SAlison Wang #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 3248ab967b6SAlison Wang #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 3258ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 3268ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 3278ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 3288ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 3298ab967b6SAlison Wang #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 3308ab967b6SAlison Wang #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 3318ab967b6SAlison Wang #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 3328ab967b6SAlison Wang #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 3338ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 3348ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 3358ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 3368ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 3378ab967b6SAlison Wang #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 3388ab967b6SAlison Wang #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 3398ab967b6SAlison Wang #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 3408ab967b6SAlison Wang #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 3418ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 3428ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 3438ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 3448ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 3458ab967b6SAlison Wang #else 346550e3dc0SWang Huan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 347550e3dc0SWang Huan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 348550e3dc0SWang Huan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 349550e3dc0SWang Huan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 350550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 351550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 352550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 353550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 354550e3dc0SWang Huan #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 355550e3dc0SWang Huan #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 356550e3dc0SWang Huan #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 357550e3dc0SWang Huan #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 358550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 359550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 360550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 361550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 362550e3dc0SWang Huan #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 363550e3dc0SWang Huan #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 364550e3dc0SWang Huan #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 365550e3dc0SWang Huan #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 366550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 367550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 368550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 369550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 370550e3dc0SWang Huan #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 371550e3dc0SWang Huan #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 372550e3dc0SWang Huan #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 373550e3dc0SWang Huan #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 374550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 375550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 376550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 377550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 3788ab967b6SAlison Wang #endif 379550e3dc0SWang Huan 380550e3dc0SWang Huan /* 381550e3dc0SWang Huan * Serial Port 382550e3dc0SWang Huan */ 3838fc2121aSAlison Wang #ifdef CONFIG_LPUART 3848fc2121aSAlison Wang #define CONFIG_LPUART_32B_REG 3858fc2121aSAlison Wang #else 386550e3dc0SWang Huan #define CONFIG_CONS_INDEX 1 387550e3dc0SWang Huan #define CONFIG_SYS_NS16550_SERIAL 388d83b47b7SYork Sun #ifndef CONFIG_DM_SERIAL 389550e3dc0SWang Huan #define CONFIG_SYS_NS16550_REG_SIZE 1 390d83b47b7SYork Sun #endif 391550e3dc0SWang Huan #define CONFIG_SYS_NS16550_CLK get_serial_clock() 3928fc2121aSAlison Wang #endif 393550e3dc0SWang Huan 394550e3dc0SWang Huan #define CONFIG_BAUDRATE 115200 395550e3dc0SWang Huan 396550e3dc0SWang Huan /* 397550e3dc0SWang Huan * I2C 398550e3dc0SWang Huan */ 399550e3dc0SWang Huan #define CONFIG_SYS_I2C 400550e3dc0SWang Huan #define CONFIG_SYS_I2C_MXC 40103544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 40203544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 403f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 404550e3dc0SWang Huan 405550e3dc0SWang Huan /* 406550e3dc0SWang Huan * I2C bus multiplexer 407550e3dc0SWang Huan */ 408550e3dc0SWang Huan #define I2C_MUX_PCA_ADDR_PRI 0x77 409550e3dc0SWang Huan #define I2C_MUX_CH_DEFAULT 0x8 410dd04832dSXiubo Li #define I2C_MUX_CH_CH7301 0xC 411550e3dc0SWang Huan 412550e3dc0SWang Huan /* 413550e3dc0SWang Huan * MMC 414550e3dc0SWang Huan */ 415550e3dc0SWang Huan #define CONFIG_MMC 416550e3dc0SWang Huan #define CONFIG_FSL_ESDHC 417550e3dc0SWang Huan #define CONFIG_GENERIC_MMC 418550e3dc0SWang Huan 4198251ed23SAlison Wang #define CONFIG_DOS_PARTITION 4208251ed23SAlison Wang 421e5493d4eSHaikun Wang /* SPI */ 42270097027SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 423e5493d4eSHaikun Wang /* QSPI */ 424d612f0abSAlison Wang #define QSPI0_AMBA_BASE 0x40000000 425d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE (1 << 24) 426d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM 2 427e5493d4eSHaikun Wang 428e5493d4eSHaikun Wang /* DSPI */ 429e5493d4eSHaikun Wang 430e5493d4eSHaikun Wang /* DM SPI */ 431e5493d4eSHaikun Wang #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI) 432e5493d4eSHaikun Wang #define CONFIG_DM_SPI_FLASH 4336812484aSJagan Teki #define CONFIG_SPI_FLASH_DATAFLASH 434e5493d4eSHaikun Wang #endif 435d612f0abSAlison Wang #endif 436d612f0abSAlison Wang 437550e3dc0SWang Huan /* 4388776cb20SNikhil Badola * USB 4398776cb20SNikhil Badola */ 440081a1b73SRamneek Mehresh /* EHCI Support - disbaled by default */ 441081a1b73SRamneek Mehresh /*#define CONFIG_HAS_FSL_DR_USB*/ 4428776cb20SNikhil Badola 4438776cb20SNikhil Badola #ifdef CONFIG_HAS_FSL_DR_USB 4448776cb20SNikhil Badola #define CONFIG_USB_EHCI 4458776cb20SNikhil Badola #define CONFIG_USB_EHCI_FSL 4468776cb20SNikhil Badola #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 4478776cb20SNikhil Badola #endif 448081a1b73SRamneek Mehresh 449081a1b73SRamneek Mehresh /*XHCI Support - enabled by default*/ 450081a1b73SRamneek Mehresh #define CONFIG_HAS_FSL_XHCI_USB 451081a1b73SRamneek Mehresh 452081a1b73SRamneek Mehresh #ifdef CONFIG_HAS_FSL_XHCI_USB 453081a1b73SRamneek Mehresh #define CONFIG_USB_XHCI_FSL 454081a1b73SRamneek Mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 455081a1b73SRamneek Mehresh #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 456081a1b73SRamneek Mehresh #endif 457081a1b73SRamneek Mehresh 458081a1b73SRamneek Mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_XHCI_USB) 459081a1b73SRamneek Mehresh #define CONFIG_USB_STORAGE 4608776cb20SNikhil Badola #endif 4618776cb20SNikhil Badola 4628776cb20SNikhil Badola /* 463dd04832dSXiubo Li * Video 464dd04832dSXiubo Li */ 465dd04832dSXiubo Li #define CONFIG_FSL_DCU_FB 466dd04832dSXiubo Li 467dd04832dSXiubo Li #ifdef CONFIG_FSL_DCU_FB 468dd04832dSXiubo Li #define CONFIG_VIDEO 469dd04832dSXiubo Li #define CONFIG_CMD_BMP 470dd04832dSXiubo Li #define CONFIG_CFB_CONSOLE 471dd04832dSXiubo Li #define CONFIG_VGA_AS_SINGLE_DEVICE 472dd04832dSXiubo Li #define CONFIG_VIDEO_LOGO 473dd04832dSXiubo Li #define CONFIG_VIDEO_BMP_LOGO 474f8008f14SAlison Wang #define CONFIG_SYS_CONSOLE_IS_IN_ENV 475dd04832dSXiubo Li 476dd04832dSXiubo Li #define CONFIG_FSL_DIU_CH7301 477dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_BUS_NUM 0 478dd04832dSXiubo Li #define CONFIG_SYS_I2C_QIXIS_ADDR 0x66 479dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_ADDR 0x75 480dd04832dSXiubo Li #endif 481dd04832dSXiubo Li 482dd04832dSXiubo Li /* 483550e3dc0SWang Huan * eTSEC 484550e3dc0SWang Huan */ 485550e3dc0SWang Huan #define CONFIG_TSEC_ENET 486550e3dc0SWang Huan 487550e3dc0SWang Huan #ifdef CONFIG_TSEC_ENET 488550e3dc0SWang Huan #define CONFIG_MII 489550e3dc0SWang Huan #define CONFIG_MII_DEFAULT_TSEC 3 490550e3dc0SWang Huan #define CONFIG_TSEC1 1 491550e3dc0SWang Huan #define CONFIG_TSEC1_NAME "eTSEC1" 492550e3dc0SWang Huan #define CONFIG_TSEC2 1 493550e3dc0SWang Huan #define CONFIG_TSEC2_NAME "eTSEC2" 494550e3dc0SWang Huan #define CONFIG_TSEC3 1 495550e3dc0SWang Huan #define CONFIG_TSEC3_NAME "eTSEC3" 496550e3dc0SWang Huan 497550e3dc0SWang Huan #define TSEC1_PHY_ADDR 1 498550e3dc0SWang Huan #define TSEC2_PHY_ADDR 2 499550e3dc0SWang Huan #define TSEC3_PHY_ADDR 3 500550e3dc0SWang Huan 501550e3dc0SWang Huan #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 502550e3dc0SWang Huan #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 503550e3dc0SWang Huan #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 504550e3dc0SWang Huan 505550e3dc0SWang Huan #define TSEC1_PHYIDX 0 506550e3dc0SWang Huan #define TSEC2_PHYIDX 0 507550e3dc0SWang Huan #define TSEC3_PHYIDX 0 508550e3dc0SWang Huan 509550e3dc0SWang Huan #define CONFIG_ETHPRIME "eTSEC1" 510550e3dc0SWang Huan 511550e3dc0SWang Huan #define CONFIG_PHY_GIGE 512550e3dc0SWang Huan #define CONFIG_PHYLIB 513550e3dc0SWang Huan #define CONFIG_PHY_REALTEK 514550e3dc0SWang Huan 515550e3dc0SWang Huan #define CONFIG_HAS_ETH0 516550e3dc0SWang Huan #define CONFIG_HAS_ETH1 517550e3dc0SWang Huan #define CONFIG_HAS_ETH2 518550e3dc0SWang Huan 519550e3dc0SWang Huan #define CONFIG_FSL_SGMII_RISER 1 520550e3dc0SWang Huan #define SGMII_RISER_PHY_OFFSET 0x1b 521550e3dc0SWang Huan 522550e3dc0SWang Huan #ifdef CONFIG_FSL_SGMII_RISER 523550e3dc0SWang Huan #define CONFIG_SYS_TBIPA_VALUE 8 524550e3dc0SWang Huan #endif 525550e3dc0SWang Huan 526550e3dc0SWang Huan #endif 527da419027SMinghuan Lian 528da419027SMinghuan Lian /* PCIe */ 529da419027SMinghuan Lian #define CONFIG_PCI /* Enable PCI/PCIE */ 530b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 531b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 532da419027SMinghuan Lian #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ 533da419027SMinghuan Lian #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie" 534da419027SMinghuan Lian 535180b8688SMinghuan Lian #define CONFIG_SYS_PCI_64BIT 536180b8688SMinghuan Lian 537180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000 538180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */ 539180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000 540180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */ 541180b8688SMinghuan Lian 542180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_BUS 0x00000000 543180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000 544180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */ 545180b8688SMinghuan Lian 546180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000 547180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000 548180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */ 549180b8688SMinghuan Lian 550180b8688SMinghuan Lian #ifdef CONFIG_PCI 551180b8688SMinghuan Lian #define CONFIG_PCI_PNP 552180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW 553180b8688SMinghuan Lian #define CONFIG_CMD_PCI 554180b8688SMinghuan Lian #endif 555180b8688SMinghuan Lian 556550e3dc0SWang Huan #define CONFIG_CMDLINE_TAG 557550e3dc0SWang Huan #define CONFIG_CMDLINE_EDITING 55886949c2bSAlison Wang 5591a2826f6SXiubo Li #define CONFIG_ARMV7_NONSEC 5601a2826f6SXiubo Li #define CONFIG_ARMV7_VIRT 5611a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN 562435acd83SMingkai Hu #define CONFIG_LAYERSCAPE_NS_ACCESS 5631a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR 0x01ee0200 5641a2826f6SXiubo Li #define CONFIG_TIMER_CLK_FREQ 12500000 5651a2826f6SXiubo Li 566550e3dc0SWang Huan #define CONFIG_HWCONFIG 56703c22449SZhuoyu Zhang #define HWCONFIG_BUFFER_SIZE 256 56803c22449SZhuoyu Zhang 56903c22449SZhuoyu Zhang #define CONFIG_FSL_DEVICE_DISABLE 570550e3dc0SWang Huan 571550e3dc0SWang Huan 572713bf94fSZhao Qiang #define CONFIG_SYS_QE_FW_ADDR 0x600c0000 57363e75fd7SZhao Qiang 5748fc2121aSAlison Wang #ifdef CONFIG_LPUART 5758fc2121aSAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 5768fc2121aSAlison Wang "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ 57799fe4541SAlison Wang "fdt_high=0xffffffff\0" \ 57899fe4541SAlison Wang "initrd_high=0xffffffff\0" \ 5798fc2121aSAlison Wang "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 5808fc2121aSAlison Wang #else 581550e3dc0SWang Huan #define CONFIG_EXTRA_ENV_SETTINGS \ 582550e3dc0SWang Huan "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 58399fe4541SAlison Wang "fdt_high=0xffffffff\0" \ 58499fe4541SAlison Wang "initrd_high=0xffffffff\0" \ 585550e3dc0SWang Huan "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 5868fc2121aSAlison Wang #endif 587550e3dc0SWang Huan 588550e3dc0SWang Huan /* 589550e3dc0SWang Huan * Miscellaneous configurable options 590550e3dc0SWang Huan */ 591550e3dc0SWang Huan #define CONFIG_SYS_LONGHELP /* undef to save memory */ 592550e3dc0SWang Huan #define CONFIG_AUTO_COMPLETE 593550e3dc0SWang Huan #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 594550e3dc0SWang Huan #define CONFIG_SYS_PBSIZE \ 595550e3dc0SWang Huan (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 596550e3dc0SWang Huan #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 597550e3dc0SWang Huan #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 598550e3dc0SWang Huan 599550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_START 0x80000000 600550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_END 0x9fffffff 601550e3dc0SWang Huan 602550e3dc0SWang Huan #define CONFIG_SYS_LOAD_ADDR 0x82000000 603550e3dc0SWang Huan 604660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID 605660673afSXiubo Li 606550e3dc0SWang Huan /* 607550e3dc0SWang Huan * Stack sizes 608550e3dc0SWang Huan * The stack sizes are set up in start.S using the settings below 609550e3dc0SWang Huan */ 610550e3dc0SWang Huan #define CONFIG_STACKSIZE (30 * 1024) 611550e3dc0SWang Huan 612550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \ 613550e3dc0SWang Huan (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 614550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_ADDR \ 615550e3dc0SWang Huan (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 616550e3dc0SWang Huan 61786949c2bSAlison Wang #ifdef CONFIG_SPL_BUILD 61886949c2bSAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 61986949c2bSAlison Wang #else 620550e3dc0SWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 62186949c2bSAlison Wang #endif 622550e3dc0SWang Huan 623550e3dc0SWang Huan /* 624550e3dc0SWang Huan * Environment 625550e3dc0SWang Huan */ 626550e3dc0SWang Huan #define CONFIG_ENV_OVERWRITE 627550e3dc0SWang Huan 62886949c2bSAlison Wang #if defined(CONFIG_SD_BOOT) 62986949c2bSAlison Wang #define CONFIG_ENV_OFFSET 0x100000 63086949c2bSAlison Wang #define CONFIG_ENV_IS_IN_MMC 63186949c2bSAlison Wang #define CONFIG_SYS_MMC_ENV_DEV 0 63286949c2bSAlison Wang #define CONFIG_ENV_SIZE 0x2000 633d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT) 634d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH 635d612f0abSAlison Wang #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 636d612f0abSAlison Wang #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 637d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE 0x10000 6388ab967b6SAlison Wang #elif defined(CONFIG_NAND_BOOT) 6398ab967b6SAlison Wang #define CONFIG_ENV_IS_IN_NAND 6408ab967b6SAlison Wang #define CONFIG_ENV_SIZE 0x2000 6418ab967b6SAlison Wang #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 64286949c2bSAlison Wang #else 643550e3dc0SWang Huan #define CONFIG_ENV_IS_IN_FLASH 644550e3dc0SWang Huan #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 645550e3dc0SWang Huan #define CONFIG_ENV_SIZE 0x2000 646550e3dc0SWang Huan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 64786949c2bSAlison Wang #endif 648550e3dc0SWang Huan 6494ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R 6504ba4a095SRuchika Gupta 6514ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 652ef6c55a2SAneesh Bansal #ifdef CONFIG_FSL_CAAM 6534ba4a095SRuchika Gupta #define CONFIG_CMD_HASH 6544ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL 655ef6c55a2SAneesh Bansal #endif 656ef6c55a2SAneesh Bansal 657ef6c55a2SAneesh Bansal #include <asm/fsl_secure_boot.h> 658cc7b8b9aSAlison Wang #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 6594ba4a095SRuchika Gupta 660550e3dc0SWang Huan #endif 661