xref: /rk3399_rockchip-uboot/include/configs/ls1021aqds.h (revision 98cb0efde8aaed200750e6d75fa8e5fc01dcd8f4)
1550e3dc0SWang Huan /*
2550e3dc0SWang Huan  * Copyright 2014 Freescale Semiconductor, Inc.
3550e3dc0SWang Huan  *
4550e3dc0SWang Huan  * SPDX-License-Identifier:	GPL-2.0+
5550e3dc0SWang Huan  */
6550e3dc0SWang Huan 
7550e3dc0SWang Huan #ifndef __CONFIG_H
8550e3dc0SWang Huan #define __CONFIG_H
9550e3dc0SWang Huan 
10550e3dc0SWang Huan #include <config_cmd_default.h>
11550e3dc0SWang Huan 
12550e3dc0SWang Huan #define CONFIG_LS102XA
13550e3dc0SWang Huan 
14550e3dc0SWang Huan #define CONFIG_SYS_GENERIC_BOARD
15550e3dc0SWang Huan 
16550e3dc0SWang Huan #define CONFIG_DISPLAY_CPUINFO
17550e3dc0SWang Huan #define CONFIG_DISPLAY_BOARDINFO
18550e3dc0SWang Huan 
19550e3dc0SWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT
20550e3dc0SWang Huan #define CONFIG_BOARD_EARLY_INIT_F
21550e3dc0SWang Huan 
2241ba57d0Stang yuantian #define CONFIG_DEEP_SLEEP
2341ba57d0Stang yuantian #if defined(CONFIG_DEEP_SLEEP)
2441ba57d0Stang yuantian #define CONFIG_SILENT_CONSOLE
2541ba57d0Stang yuantian #endif
2641ba57d0Stang yuantian 
27550e3dc0SWang Huan /*
28550e3dc0SWang Huan  * Size of malloc() pool
29550e3dc0SWang Huan  */
30550e3dc0SWang Huan #define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + 16 * 1024 * 1024)
31550e3dc0SWang Huan 
32550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_ADDR	OCRAM_BASE_ADDR
33550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_SIZE	OCRAM_SIZE
34550e3dc0SWang Huan 
35550e3dc0SWang Huan /*
36550e3dc0SWang Huan  * Generic Timer Definitions
37550e3dc0SWang Huan  */
38550e3dc0SWang Huan #define GENERIC_TIMER_CLK		12500000
39550e3dc0SWang Huan 
40550e3dc0SWang Huan #ifndef __ASSEMBLY__
41550e3dc0SWang Huan unsigned long get_board_sys_clk(void);
42550e3dc0SWang Huan unsigned long get_board_ddr_clk(void);
43550e3dc0SWang Huan #endif
44550e3dc0SWang Huan 
45d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT
46d612f0abSAlison Wang #define CONFIG_SYS_CLK_FREQ		100000000
47d612f0abSAlison Wang #define CONFIG_DDR_CLK_FREQ		100000000
48d612f0abSAlison Wang #define CONFIG_QIXIS_I2C_ACCESS
49d612f0abSAlison Wang #else
50550e3dc0SWang Huan #define CONFIG_SYS_CLK_FREQ		get_board_sys_clk()
51550e3dc0SWang Huan #define CONFIG_DDR_CLK_FREQ		get_board_ddr_clk()
52d612f0abSAlison Wang #endif
53550e3dc0SWang Huan 
5486949c2bSAlison Wang #ifdef CONFIG_RAMBOOT_PBL
5586949c2bSAlison Wang #define CONFIG_SYS_FSL_PBL_PBI	board/freescale/ls1021aqds/ls102xa_pbi.cfg
5686949c2bSAlison Wang #endif
5786949c2bSAlison Wang 
5886949c2bSAlison Wang #ifdef CONFIG_SD_BOOT
5986949c2bSAlison Wang #define CONFIG_SYS_FSL_PBL_RCW	board/freescale/ls1021aqds/ls102xa_rcw_sd.cfg
6086949c2bSAlison Wang #define CONFIG_SPL_FRAMEWORK
6186949c2bSAlison Wang #define CONFIG_SPL_LDSCRIPT	"arch/$(ARCH)/cpu/u-boot-spl.lds"
6286949c2bSAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT
6386949c2bSAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT
6486949c2bSAlison Wang #define CONFIG_SPL_ENV_SUPPORT
6586949c2bSAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
6686949c2bSAlison Wang #define CONFIG_SPL_I2C_SUPPORT
6786949c2bSAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT
6886949c2bSAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT
6986949c2bSAlison Wang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
7086949c2bSAlison Wang #define CONFIG_SPL_MMC_SUPPORT
7186949c2bSAlison Wang #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR		0xe8
7286949c2bSAlison Wang #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS		0x400
7386949c2bSAlison Wang 
7486949c2bSAlison Wang #define CONFIG_SPL_TEXT_BASE		0x10000000
7586949c2bSAlison Wang #define CONFIG_SPL_MAX_SIZE		0x1a000
7686949c2bSAlison Wang #define CONFIG_SPL_STACK		0x1001d000
7786949c2bSAlison Wang #define CONFIG_SPL_PAD_TO		0x1c000
7886949c2bSAlison Wang #define CONFIG_SYS_TEXT_BASE		0x82000000
7986949c2bSAlison Wang 
8041ba57d0Stang yuantian #define CONFIG_SYS_SPL_MALLOC_START	(CONFIG_SYS_TEXT_BASE + \
8141ba57d0Stang yuantian 		CONFIG_SYS_MONITOR_LEN)
8286949c2bSAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
8386949c2bSAlison Wang #define CONFIG_SPL_BSS_START_ADDR	0x80100000
8486949c2bSAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
8586949c2bSAlison Wang #define CONFIG_SYS_MONITOR_LEN		0x80000
8686949c2bSAlison Wang #endif
8786949c2bSAlison Wang 
88d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT
89d612f0abSAlison Wang #define CONFIG_SYS_TEXT_BASE		0x40010000
90d612f0abSAlison Wang #define CONFIG_SYS_NO_FLASH
91d612f0abSAlison Wang #endif
92d612f0abSAlison Wang 
938ab967b6SAlison Wang #ifdef CONFIG_NAND_BOOT
948ab967b6SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW	board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
958ab967b6SAlison Wang #define CONFIG_SPL_FRAMEWORK
968ab967b6SAlison Wang #define CONFIG_SPL_LDSCRIPT	"arch/$(ARCH)/cpu/u-boot-spl.lds"
978ab967b6SAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT
988ab967b6SAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT
998ab967b6SAlison Wang #define CONFIG_SPL_ENV_SUPPORT
1008ab967b6SAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
1018ab967b6SAlison Wang #define CONFIG_SPL_I2C_SUPPORT
1028ab967b6SAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT
1038ab967b6SAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT
1048ab967b6SAlison Wang #define CONFIG_SPL_NAND_SUPPORT
1058ab967b6SAlison Wang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
1068ab967b6SAlison Wang 
1078ab967b6SAlison Wang #define CONFIG_SPL_TEXT_BASE		0x10000000
1088ab967b6SAlison Wang #define CONFIG_SPL_MAX_SIZE		0x1a000
1098ab967b6SAlison Wang #define CONFIG_SPL_STACK		0x1001d000
1108ab967b6SAlison Wang #define CONFIG_SPL_PAD_TO		0x1c000
1118ab967b6SAlison Wang #define CONFIG_SYS_TEXT_BASE		0x82000000
1128ab967b6SAlison Wang 
1138ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_SIZE	(400 << 10)
1148ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_OFFS	CONFIG_SPL_PAD_TO
1158ab967b6SAlison Wang #define CONFIG_SYS_NAND_PAGE_SIZE	2048
1168ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_DST	CONFIG_SYS_TEXT_BASE
1178ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_TEXT_BASE
1188ab967b6SAlison Wang 
1198ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_START	0x80200000
1208ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE	0x100000
1218ab967b6SAlison Wang #define CONFIG_SPL_BSS_START_ADDR	0x80100000
1228ab967b6SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE		0x80000
1238ab967b6SAlison Wang #define CONFIG_SYS_MONITOR_LEN		0x80000
1248ab967b6SAlison Wang #endif
1258ab967b6SAlison Wang 
126550e3dc0SWang Huan #ifndef CONFIG_SYS_TEXT_BASE
127550e3dc0SWang Huan #define CONFIG_SYS_TEXT_BASE		0x67f80000
128550e3dc0SWang Huan #endif
129550e3dc0SWang Huan 
130550e3dc0SWang Huan #define CONFIG_NR_DRAM_BANKS		1
131550e3dc0SWang Huan 
132550e3dc0SWang Huan #define CONFIG_DDR_SPD
133550e3dc0SWang Huan #define SPD_EEPROM_ADDRESS		0x51
134550e3dc0SWang Huan #define CONFIG_SYS_SPD_BUS_NUM		0
135550e3dc0SWang Huan 
136550e3dc0SWang Huan #define CONFIG_FSL_DDR_INTERACTIVE	/* Interactive debugging */
137c7eae7fcSYork Sun #ifndef CONFIG_SYS_FSL_DDR4
138550e3dc0SWang Huan #define CONFIG_SYS_FSL_DDR3		/* Use DDR3 memory */
139c7eae7fcSYork Sun #define CONFIG_SYS_DDR_RAW_TIMING
140c7eae7fcSYork Sun #endif
141550e3dc0SWang Huan #define CONFIG_DIMM_SLOTS_PER_CTLR	1
142550e3dc0SWang Huan #define CONFIG_CHIP_SELECTS_PER_CTRL	4
143550e3dc0SWang Huan 
144550e3dc0SWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE	0x80000000UL
145550e3dc0SWang Huan #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
146550e3dc0SWang Huan 
147550e3dc0SWang Huan #define CONFIG_DDR_ECC
148550e3dc0SWang Huan #ifdef CONFIG_DDR_ECC
149550e3dc0SWang Huan #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
150550e3dc0SWang Huan #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
151550e3dc0SWang Huan #endif
152550e3dc0SWang Huan 
153550e3dc0SWang Huan #define CONFIG_SYS_HAS_SERDES
154550e3dc0SWang Huan 
1554ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM			/* Enable CAAM */
15663e75fd7SZhao Qiang 
1574c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
1584c59ab9cSAlison Wang 	!defined(CONFIG_QSPI_BOOT)
15963e75fd7SZhao Qiang #define CONFIG_U_QE
16063e75fd7SZhao Qiang #endif
16163e75fd7SZhao Qiang 
162550e3dc0SWang Huan /*
163550e3dc0SWang Huan  * IFC Definitions
164550e3dc0SWang Huan  */
165d612f0abSAlison Wang #ifndef CONFIG_QSPI_BOOT
166550e3dc0SWang Huan #define CONFIG_FSL_IFC
167550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE		0x60000000
168550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
169550e3dc0SWang Huan 
170550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT	(0x0)
171550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
172550e3dc0SWang Huan 				CSPR_PORT_SIZE_16 | \
173550e3dc0SWang Huan 				CSPR_MSEL_NOR | \
174550e3dc0SWang Huan 				CSPR_V)
175550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR_EXT	(0x0)
176550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
177550e3dc0SWang Huan 				+ 0x8000000) | \
178550e3dc0SWang Huan 				CSPR_PORT_SIZE_16 | \
179550e3dc0SWang Huan 				CSPR_MSEL_NOR | \
180550e3dc0SWang Huan 				CSPR_V)
181550e3dc0SWang Huan #define CONFIG_SYS_NOR_AMASK		IFC_AMASK(128 * 1024 * 1024)
182550e3dc0SWang Huan 
183550e3dc0SWang Huan #define CONFIG_SYS_NOR_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
184550e3dc0SWang Huan 					CSOR_NOR_TRHZ_80)
185550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM0		(FTIM0_NOR_TACSE(0x4) | \
186550e3dc0SWang Huan 					FTIM0_NOR_TEADC(0x5) | \
187550e3dc0SWang Huan 					FTIM0_NOR_TEAHC(0x5))
188550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM1		(FTIM1_NOR_TACO(0x35) | \
189550e3dc0SWang Huan 					FTIM1_NOR_TRAD_NOR(0x1a) | \
190550e3dc0SWang Huan 					FTIM1_NOR_TSEQRAD_NOR(0x13))
191550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM2		(FTIM2_NOR_TCS(0x4) | \
192550e3dc0SWang Huan 					FTIM2_NOR_TCH(0x4) | \
193550e3dc0SWang Huan 					FTIM2_NOR_TWPH(0xe) | \
194550e3dc0SWang Huan 					FTIM2_NOR_TWP(0x1c))
195550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM3		0
196550e3dc0SWang Huan 
197550e3dc0SWang Huan #define CONFIG_FLASH_CFI_DRIVER
198550e3dc0SWang Huan #define CONFIG_SYS_FLASH_CFI
199550e3dc0SWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
200550e3dc0SWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST
201550e3dc0SWang Huan #define CONFIG_FLASH_SHOW_PROGRESS	45
202550e3dc0SWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
203272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA
204550e3dc0SWang Huan 
205550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
206550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
207550e3dc0SWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
208550e3dc0SWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
209550e3dc0SWang Huan 
210550e3dc0SWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO
211550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS, \
212550e3dc0SWang Huan 					CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
213550e3dc0SWang Huan 
214550e3dc0SWang Huan /*
215550e3dc0SWang Huan  * NAND Flash Definitions
216550e3dc0SWang Huan  */
217550e3dc0SWang Huan #define CONFIG_NAND_FSL_IFC
218550e3dc0SWang Huan 
219550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE		0x7e800000
220550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
221550e3dc0SWang Huan 
222550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR_EXT	(0x0)
223550e3dc0SWang Huan 
224550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
225550e3dc0SWang Huan 				| CSPR_PORT_SIZE_8	\
226550e3dc0SWang Huan 				| CSPR_MSEL_NAND	\
227550e3dc0SWang Huan 				| CSPR_V)
228550e3dc0SWang Huan #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
229550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
230550e3dc0SWang Huan 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
231550e3dc0SWang Huan 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */ \
232550e3dc0SWang Huan 				| CSOR_NAND_RAL_3	/* RAL = 3 Bytes */ \
233550e3dc0SWang Huan 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
234550e3dc0SWang Huan 				| CSOR_NAND_SPRZ_64	/* Spare size = 64 */ \
235550e3dc0SWang Huan 				| CSOR_NAND_PB(64))	/* 64 Pages Per Block */
236550e3dc0SWang Huan 
237550e3dc0SWang Huan #define CONFIG_SYS_NAND_ONFI_DETECTION
238550e3dc0SWang Huan 
239550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x7) | \
240550e3dc0SWang Huan 					FTIM0_NAND_TWP(0x18)   | \
241550e3dc0SWang Huan 					FTIM0_NAND_TWCHT(0x7) | \
242550e3dc0SWang Huan 					FTIM0_NAND_TWH(0xa))
243550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
244550e3dc0SWang Huan 					FTIM1_NAND_TWBE(0x39)  | \
245550e3dc0SWang Huan 					FTIM1_NAND_TRR(0xe)   | \
246550e3dc0SWang Huan 					FTIM1_NAND_TRP(0x18))
247550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0xf) | \
248550e3dc0SWang Huan 					FTIM2_NAND_TREH(0xa) | \
249550e3dc0SWang Huan 					FTIM2_NAND_TWHRE(0x1e))
250550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM3           0x0
251550e3dc0SWang Huan 
252550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
253550e3dc0SWang Huan #define CONFIG_SYS_MAX_NAND_DEVICE	1
254550e3dc0SWang Huan #define CONFIG_CMD_NAND
255550e3dc0SWang Huan 
256550e3dc0SWang Huan #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
257d612f0abSAlison Wang #endif
258550e3dc0SWang Huan 
259550e3dc0SWang Huan /*
260550e3dc0SWang Huan  * QIXIS Definitions
261550e3dc0SWang Huan  */
262550e3dc0SWang Huan #define CONFIG_FSL_QIXIS
263550e3dc0SWang Huan 
264550e3dc0SWang Huan #ifdef CONFIG_FSL_QIXIS
265550e3dc0SWang Huan #define QIXIS_BASE			0x7fb00000
266550e3dc0SWang Huan #define QIXIS_BASE_PHYS			QIXIS_BASE
267550e3dc0SWang Huan #define CONFIG_SYS_I2C_FPGA_ADDR	0x66
268550e3dc0SWang Huan #define QIXIS_LBMAP_SWITCH		6
269550e3dc0SWang Huan #define QIXIS_LBMAP_MASK		0x0f
270550e3dc0SWang Huan #define QIXIS_LBMAP_SHIFT		0
271550e3dc0SWang Huan #define QIXIS_LBMAP_DFLTBANK		0x00
272550e3dc0SWang Huan #define QIXIS_LBMAP_ALTBANK		0x04
273550e3dc0SWang Huan #define QIXIS_RST_CTL_RESET		0x44
274550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
275550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
276550e3dc0SWang Huan #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
277550e3dc0SWang Huan 
278550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT	(0x0)
279550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR		(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
280550e3dc0SWang Huan 					CSPR_PORT_SIZE_8 | \
281550e3dc0SWang Huan 					CSPR_MSEL_GPCM | \
282550e3dc0SWang Huan 					CSPR_V)
283550e3dc0SWang Huan #define CONFIG_SYS_FPGA_AMASK		IFC_AMASK(64 * 1024)
284550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSOR		(CSOR_NOR_ADM_SHIFT(4) | \
285550e3dc0SWang Huan 					CSOR_NOR_NOR_MODE_AVD_NOR | \
286550e3dc0SWang Huan 					CSOR_NOR_TRHZ_80)
287550e3dc0SWang Huan 
288550e3dc0SWang Huan /*
289550e3dc0SWang Huan  * QIXIS Timing parameters for IFC GPCM
290550e3dc0SWang Huan  */
291550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM0		(FTIM0_GPCM_TACSE(0xe) | \
292550e3dc0SWang Huan 					FTIM0_GPCM_TEADC(0xe) | \
293550e3dc0SWang Huan 					FTIM0_GPCM_TEAHC(0xe))
294550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM1		(FTIM1_GPCM_TACO(0xe) | \
295550e3dc0SWang Huan 					FTIM1_GPCM_TRAD(0x1f))
296550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM2		(FTIM2_GPCM_TCS(0xe) | \
297550e3dc0SWang Huan 					FTIM2_GPCM_TCH(0xe) | \
298550e3dc0SWang Huan 					FTIM2_GPCM_TWP(0xf0))
299550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM3		0x0
300550e3dc0SWang Huan #endif
301550e3dc0SWang Huan 
3028ab967b6SAlison Wang #if defined(CONFIG_NAND_BOOT)
3038ab967b6SAlison Wang #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
3048ab967b6SAlison Wang #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
3058ab967b6SAlison Wang #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
3068ab967b6SAlison Wang #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
3078ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
3088ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
3098ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
3108ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
3118ab967b6SAlison Wang #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR0_CSPR_EXT
3128ab967b6SAlison Wang #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR0_CSPR
3138ab967b6SAlison Wang #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
3148ab967b6SAlison Wang #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
3158ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
3168ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
3178ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
3188ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
3198ab967b6SAlison Wang #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR1_CSPR_EXT
3208ab967b6SAlison Wang #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR1_CSPR
3218ab967b6SAlison Wang #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
3228ab967b6SAlison Wang #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
3238ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
3248ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
3258ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
3268ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
3278ab967b6SAlison Wang #define CONFIG_SYS_CSPR3_EXT		CONFIG_SYS_FPGA_CSPR_EXT
3288ab967b6SAlison Wang #define CONFIG_SYS_CSPR3		CONFIG_SYS_FPGA_CSPR
3298ab967b6SAlison Wang #define CONFIG_SYS_AMASK3		CONFIG_SYS_FPGA_AMASK
3308ab967b6SAlison Wang #define CONFIG_SYS_CSOR3		CONFIG_SYS_FPGA_CSOR
3318ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM0		CONFIG_SYS_FPGA_FTIM0
3328ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM1		CONFIG_SYS_FPGA_FTIM1
3338ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM2		CONFIG_SYS_FPGA_FTIM2
3348ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM3		CONFIG_SYS_FPGA_FTIM3
3358ab967b6SAlison Wang #else
336550e3dc0SWang Huan #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
337550e3dc0SWang Huan #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
338550e3dc0SWang Huan #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
339550e3dc0SWang Huan #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
340550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
341550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
342550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
343550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
344550e3dc0SWang Huan #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
345550e3dc0SWang Huan #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
346550e3dc0SWang Huan #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
347550e3dc0SWang Huan #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
348550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
349550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
350550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
351550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
352550e3dc0SWang Huan #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
353550e3dc0SWang Huan #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
354550e3dc0SWang Huan #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
355550e3dc0SWang Huan #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
356550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
357550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
358550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
359550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
360550e3dc0SWang Huan #define CONFIG_SYS_CSPR3_EXT		CONFIG_SYS_FPGA_CSPR_EXT
361550e3dc0SWang Huan #define CONFIG_SYS_CSPR3		CONFIG_SYS_FPGA_CSPR
362550e3dc0SWang Huan #define CONFIG_SYS_AMASK3		CONFIG_SYS_FPGA_AMASK
363550e3dc0SWang Huan #define CONFIG_SYS_CSOR3		CONFIG_SYS_FPGA_CSOR
364550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM0		CONFIG_SYS_FPGA_FTIM0
365550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM1		CONFIG_SYS_FPGA_FTIM1
366550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM2		CONFIG_SYS_FPGA_FTIM2
367550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM3		CONFIG_SYS_FPGA_FTIM3
3688ab967b6SAlison Wang #endif
369550e3dc0SWang Huan 
370550e3dc0SWang Huan /*
371550e3dc0SWang Huan  * Serial Port
372550e3dc0SWang Huan  */
3738fc2121aSAlison Wang #ifdef CONFIG_LPUART
3748fc2121aSAlison Wang #define CONFIG_FSL_LPUART
3758fc2121aSAlison Wang #define CONFIG_LPUART_32B_REG
3768fc2121aSAlison Wang #else
377550e3dc0SWang Huan #define CONFIG_CONS_INDEX		1
378550e3dc0SWang Huan #define CONFIG_SYS_NS16550
379550e3dc0SWang Huan #define CONFIG_SYS_NS16550_SERIAL
380550e3dc0SWang Huan #define CONFIG_SYS_NS16550_REG_SIZE	1
381550e3dc0SWang Huan #define CONFIG_SYS_NS16550_CLK		get_serial_clock()
3828fc2121aSAlison Wang #endif
383550e3dc0SWang Huan 
384550e3dc0SWang Huan #define CONFIG_BAUDRATE			115200
385550e3dc0SWang Huan 
386550e3dc0SWang Huan /*
387550e3dc0SWang Huan  * I2C
388550e3dc0SWang Huan  */
389550e3dc0SWang Huan #define CONFIG_CMD_I2C
390550e3dc0SWang Huan #define CONFIG_SYS_I2C
391550e3dc0SWang Huan #define CONFIG_SYS_I2C_MXC
392550e3dc0SWang Huan 
393550e3dc0SWang Huan /*
394550e3dc0SWang Huan  * I2C bus multiplexer
395550e3dc0SWang Huan  */
396550e3dc0SWang Huan #define I2C_MUX_PCA_ADDR_PRI		0x77
397550e3dc0SWang Huan #define I2C_MUX_CH_DEFAULT		0x8
398dd04832dSXiubo Li #define I2C_MUX_CH_CH7301		0xC
399550e3dc0SWang Huan 
400550e3dc0SWang Huan /*
401550e3dc0SWang Huan  * MMC
402550e3dc0SWang Huan  */
403550e3dc0SWang Huan #define CONFIG_MMC
404550e3dc0SWang Huan #define CONFIG_CMD_MMC
405550e3dc0SWang Huan #define CONFIG_FSL_ESDHC
406550e3dc0SWang Huan #define CONFIG_GENERIC_MMC
407550e3dc0SWang Huan 
4088251ed23SAlison Wang #define CONFIG_CMD_FAT
4098251ed23SAlison Wang #define CONFIG_DOS_PARTITION
4108251ed23SAlison Wang 
411d612f0abSAlison Wang /* QSPI */
412d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT
413d612f0abSAlison Wang #define CONFIG_FSL_QSPI
414d612f0abSAlison Wang #define QSPI0_AMBA_BASE			0x40000000
415d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE		(1 << 24)
416d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM		2
417d612f0abSAlison Wang 
418d612f0abSAlison Wang #define CONFIG_CMD_SF
419d612f0abSAlison Wang #define CONFIG_SPI_FLASH
420d612f0abSAlison Wang #define CONFIG_SPI_FLASH_SPANSION
421d612f0abSAlison Wang #endif
422d612f0abSAlison Wang 
423550e3dc0SWang Huan /*
4248776cb20SNikhil Badola  * USB
4258776cb20SNikhil Badola  */
4268776cb20SNikhil Badola #define CONFIG_HAS_FSL_DR_USB
4278776cb20SNikhil Badola 
4288776cb20SNikhil Badola #ifdef CONFIG_HAS_FSL_DR_USB
4298776cb20SNikhil Badola #define CONFIG_USB_EHCI
4308776cb20SNikhil Badola 
4318776cb20SNikhil Badola #ifdef CONFIG_USB_EHCI
4328776cb20SNikhil Badola #define CONFIG_CMD_USB
4338776cb20SNikhil Badola #define CONFIG_USB_STORAGE
4348776cb20SNikhil Badola #define CONFIG_USB_EHCI_FSL
4358776cb20SNikhil Badola #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
4368776cb20SNikhil Badola #define CONFIG_CMD_EXT2
4378776cb20SNikhil Badola #endif
4388776cb20SNikhil Badola #endif
4398776cb20SNikhil Badola 
4408776cb20SNikhil Badola /*
441dd04832dSXiubo Li  * Video
442dd04832dSXiubo Li  */
443dd04832dSXiubo Li #define CONFIG_FSL_DCU_FB
444dd04832dSXiubo Li 
445dd04832dSXiubo Li #ifdef CONFIG_FSL_DCU_FB
446dd04832dSXiubo Li #define CONFIG_VIDEO
447dd04832dSXiubo Li #define CONFIG_CMD_BMP
448dd04832dSXiubo Li #define CONFIG_CFB_CONSOLE
449dd04832dSXiubo Li #define CONFIG_VGA_AS_SINGLE_DEVICE
450dd04832dSXiubo Li #define CONFIG_VIDEO_LOGO
451dd04832dSXiubo Li #define CONFIG_VIDEO_BMP_LOGO
452dd04832dSXiubo Li 
453dd04832dSXiubo Li #define CONFIG_FSL_DIU_CH7301
454dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_BUS_NUM	0
455dd04832dSXiubo Li #define CONFIG_SYS_I2C_QIXIS_ADDR	0x66
456dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_ADDR		0x75
457dd04832dSXiubo Li #endif
458dd04832dSXiubo Li 
459dd04832dSXiubo Li /*
460550e3dc0SWang Huan  * eTSEC
461550e3dc0SWang Huan  */
462550e3dc0SWang Huan #define CONFIG_TSEC_ENET
463550e3dc0SWang Huan 
464550e3dc0SWang Huan #ifdef CONFIG_TSEC_ENET
465550e3dc0SWang Huan #define CONFIG_MII
466550e3dc0SWang Huan #define CONFIG_MII_DEFAULT_TSEC		3
467550e3dc0SWang Huan #define CONFIG_TSEC1			1
468550e3dc0SWang Huan #define CONFIG_TSEC1_NAME		"eTSEC1"
469550e3dc0SWang Huan #define CONFIG_TSEC2			1
470550e3dc0SWang Huan #define CONFIG_TSEC2_NAME		"eTSEC2"
471550e3dc0SWang Huan #define CONFIG_TSEC3			1
472550e3dc0SWang Huan #define CONFIG_TSEC3_NAME		"eTSEC3"
473550e3dc0SWang Huan 
474550e3dc0SWang Huan #define TSEC1_PHY_ADDR			1
475550e3dc0SWang Huan #define TSEC2_PHY_ADDR			2
476550e3dc0SWang Huan #define TSEC3_PHY_ADDR			3
477550e3dc0SWang Huan 
478550e3dc0SWang Huan #define TSEC1_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
479550e3dc0SWang Huan #define TSEC2_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
480550e3dc0SWang Huan #define TSEC3_FLAGS			(TSEC_GIGABIT | TSEC_REDUCED)
481550e3dc0SWang Huan 
482550e3dc0SWang Huan #define TSEC1_PHYIDX			0
483550e3dc0SWang Huan #define TSEC2_PHYIDX			0
484550e3dc0SWang Huan #define TSEC3_PHYIDX			0
485550e3dc0SWang Huan 
486550e3dc0SWang Huan #define CONFIG_ETHPRIME			"eTSEC1"
487550e3dc0SWang Huan 
488550e3dc0SWang Huan #define CONFIG_PHY_GIGE
489550e3dc0SWang Huan #define CONFIG_PHYLIB
490550e3dc0SWang Huan #define CONFIG_PHY_REALTEK
491550e3dc0SWang Huan 
492550e3dc0SWang Huan #define CONFIG_HAS_ETH0
493550e3dc0SWang Huan #define CONFIG_HAS_ETH1
494550e3dc0SWang Huan #define CONFIG_HAS_ETH2
495550e3dc0SWang Huan 
496550e3dc0SWang Huan #define CONFIG_FSL_SGMII_RISER		1
497550e3dc0SWang Huan #define SGMII_RISER_PHY_OFFSET		0x1b
498550e3dc0SWang Huan 
499550e3dc0SWang Huan #ifdef CONFIG_FSL_SGMII_RISER
500550e3dc0SWang Huan #define CONFIG_SYS_TBIPA_VALUE		8
501550e3dc0SWang Huan #endif
502550e3dc0SWang Huan 
503550e3dc0SWang Huan #endif
504da419027SMinghuan Lian 
505da419027SMinghuan Lian /* PCIe */
506da419027SMinghuan Lian #define CONFIG_PCI		/* Enable PCI/PCIE */
507da419027SMinghuan Lian #define CONFIG_PCIE1		/* PCIE controler 1 */
508da419027SMinghuan Lian #define CONFIG_PCIE2		/* PCIE controler 2 */
509da419027SMinghuan Lian #define CONFIG_PCIE_LAYERSCAPE	/* Use common FSL Layerscape PCIe code */
510da419027SMinghuan Lian #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
511da419027SMinghuan Lian 
512180b8688SMinghuan Lian #define CONFIG_SYS_PCI_64BIT
513180b8688SMinghuan Lian 
514180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF	0x00000000
515180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_SIZE	0x00001000	/* 4k */
516180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF	0x00001000
517180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_SIZE	0x00001000	/* 4k */
518180b8688SMinghuan Lian 
519180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_BUS		0x00000000
520180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_PHYS_OFF	0x00010000
521180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_SIZE		0x00010000	/* 64k */
522180b8688SMinghuan Lian 
523180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_BUS		0x08000000
524180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_PHYS_OFF	0x04000000
525180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_SIZE	0x08000000	/* 128M */
526180b8688SMinghuan Lian 
527180b8688SMinghuan Lian #ifdef CONFIG_PCI
528180b8688SMinghuan Lian #define CONFIG_NET_MULTI
529180b8688SMinghuan Lian #define CONFIG_PCI_PNP
530180b8688SMinghuan Lian #define CONFIG_E1000
531180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW
532180b8688SMinghuan Lian #define CONFIG_CMD_PCI
533180b8688SMinghuan Lian #define CONFIG_CMD_NET
534180b8688SMinghuan Lian #endif
535180b8688SMinghuan Lian 
536550e3dc0SWang Huan #define CONFIG_CMD_PING
537550e3dc0SWang Huan #define CONFIG_CMD_DHCP
538550e3dc0SWang Huan #define CONFIG_CMD_MII
539550e3dc0SWang Huan #define CONFIG_CMD_NET
540550e3dc0SWang Huan 
541550e3dc0SWang Huan #define CONFIG_CMDLINE_TAG
542550e3dc0SWang Huan #define CONFIG_CMDLINE_EDITING
54386949c2bSAlison Wang 
544d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT
545d612f0abSAlison Wang #undef CONFIG_CMD_IMLS
546d612f0abSAlison Wang #else
547550e3dc0SWang Huan #define CONFIG_CMD_IMLS
548d612f0abSAlison Wang #endif
549550e3dc0SWang Huan 
5501a2826f6SXiubo Li #define CONFIG_ARMV7_NONSEC
5511a2826f6SXiubo Li #define CONFIG_ARMV7_VIRT
5521a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN
553e87f3b30SXiubo Li #define CONFIG_LS102XA_NS_ACCESS
5541a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR		0x01ee0200
5551a2826f6SXiubo Li #define CONFIG_TIMER_CLK_FREQ		12500000
5561a2826f6SXiubo Li #define CONFIG_ARMV7_SECURE_BASE	OCRAM_BASE_S_ADDR
5571a2826f6SXiubo Li 
558550e3dc0SWang Huan #define CONFIG_HWCONFIG
559550e3dc0SWang Huan #define HWCONFIG_BUFFER_SIZE		128
560550e3dc0SWang Huan 
561550e3dc0SWang Huan #define CONFIG_BOOTDELAY		3
562550e3dc0SWang Huan 
56363e75fd7SZhao Qiang #define CONFIG_SYS_QE_FW_ADDR     0x67f40000
56463e75fd7SZhao Qiang 
5658fc2121aSAlison Wang #ifdef CONFIG_LPUART
5668fc2121aSAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS       \
5678fc2121aSAlison Wang 	"bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
5688fc2121aSAlison Wang 	"fdt_high=0xcfffffff\0"         \
5698fc2121aSAlison Wang 	"initrd_high=0xcfffffff\0"      \
5708fc2121aSAlison Wang 	"hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
5718fc2121aSAlison Wang #else
572550e3dc0SWang Huan #define CONFIG_EXTRA_ENV_SETTINGS	\
573550e3dc0SWang Huan 	"bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
574550e3dc0SWang Huan 	"fdt_high=0xcfffffff\0"		\
575550e3dc0SWang Huan 	"initrd_high=0xcfffffff\0"      \
576550e3dc0SWang Huan 	"hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
5778fc2121aSAlison Wang #endif
578550e3dc0SWang Huan 
579550e3dc0SWang Huan /*
580550e3dc0SWang Huan  * Miscellaneous configurable options
581550e3dc0SWang Huan  */
582550e3dc0SWang Huan #define CONFIG_SYS_LONGHELP		/* undef to save memory */
583550e3dc0SWang Huan #define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
584550e3dc0SWang Huan #define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
585550e3dc0SWang Huan #define CONFIG_AUTO_COMPLETE
586550e3dc0SWang Huan #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
587550e3dc0SWang Huan #define CONFIG_SYS_PBSIZE		\
588550e3dc0SWang Huan 		(CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
589550e3dc0SWang Huan #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
590550e3dc0SWang Huan #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
591550e3dc0SWang Huan 
592550e3dc0SWang Huan #define CONFIG_CMD_ENV_EXISTS
593550e3dc0SWang Huan #define CONFIG_CMD_GREPENV
594550e3dc0SWang Huan #define CONFIG_CMD_MEMINFO
595550e3dc0SWang Huan #define CONFIG_CMD_MEMTEST
596550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_START	0x80000000
597550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_END		0x9fffffff
598550e3dc0SWang Huan 
599550e3dc0SWang Huan #define CONFIG_SYS_LOAD_ADDR		0x82000000
600550e3dc0SWang Huan 
601660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID
602660673afSXiubo Li 
603550e3dc0SWang Huan /*
604550e3dc0SWang Huan  * Stack sizes
605550e3dc0SWang Huan  * The stack sizes are set up in start.S using the settings below
606550e3dc0SWang Huan  */
607550e3dc0SWang Huan #define CONFIG_STACKSIZE		(30 * 1024)
608550e3dc0SWang Huan 
609550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \
610550e3dc0SWang Huan 	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
611550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_ADDR \
612550e3dc0SWang Huan 	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
613550e3dc0SWang Huan 
61486949c2bSAlison Wang #ifdef CONFIG_SPL_BUILD
61586949c2bSAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
61686949c2bSAlison Wang #else
617550e3dc0SWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
61886949c2bSAlison Wang #endif
619550e3dc0SWang Huan 
620550e3dc0SWang Huan /*
621550e3dc0SWang Huan  * Environment
622550e3dc0SWang Huan  */
623550e3dc0SWang Huan #define CONFIG_ENV_OVERWRITE
624550e3dc0SWang Huan 
62586949c2bSAlison Wang #if defined(CONFIG_SD_BOOT)
62686949c2bSAlison Wang #define CONFIG_ENV_OFFSET		0x100000
62786949c2bSAlison Wang #define CONFIG_ENV_IS_IN_MMC
62886949c2bSAlison Wang #define CONFIG_SYS_MMC_ENV_DEV		0
62986949c2bSAlison Wang #define CONFIG_ENV_SIZE			0x2000
630d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT)
631d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH
632d612f0abSAlison Wang #define CONFIG_ENV_SIZE			0x2000          /* 8KB */
633d612f0abSAlison Wang #define CONFIG_ENV_OFFSET		0x100000        /* 1MB */
634d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE		0x10000
6358ab967b6SAlison Wang #elif defined(CONFIG_NAND_BOOT)
6368ab967b6SAlison Wang #define CONFIG_ENV_IS_IN_NAND
6378ab967b6SAlison Wang #define CONFIG_ENV_SIZE			0x2000
6388ab967b6SAlison Wang #define CONFIG_ENV_OFFSET		(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
63986949c2bSAlison Wang #else
640550e3dc0SWang Huan #define CONFIG_ENV_IS_IN_FLASH
641550e3dc0SWang Huan #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
642550e3dc0SWang Huan #define CONFIG_ENV_SIZE			0x2000
643550e3dc0SWang Huan #define CONFIG_ENV_SECT_SIZE		0x20000 /* 128K (one sector) */
64486949c2bSAlison Wang #endif
645550e3dc0SWang Huan 
646550e3dc0SWang Huan #define CONFIG_OF_LIBFDT
647550e3dc0SWang Huan #define CONFIG_OF_BOARD_SETUP
648550e3dc0SWang Huan #define CONFIG_CMD_BOOTZ
649550e3dc0SWang Huan 
6504ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R
6514ba4a095SRuchika Gupta 
6524ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */
6534ba4a095SRuchika Gupta #define CONFIG_CMD_HASH
6544ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL
6554ba4a095SRuchika Gupta 
656ba474020SRuchika Gupta #ifdef CONFIG_SECURE_BOOT
657ba474020SRuchika Gupta #define CONFIG_CMD_BLOB
658*98cb0efdSgaurav rana #include <asm/fsl_secure_boot.h>
659ba474020SRuchika Gupta #endif
660ba474020SRuchika Gupta 
661550e3dc0SWang Huan #endif
662