1550e3dc0SWang Huan /* 2550e3dc0SWang Huan * Copyright 2014 Freescale Semiconductor, Inc. 3550e3dc0SWang Huan * 4550e3dc0SWang Huan * SPDX-License-Identifier: GPL-2.0+ 5550e3dc0SWang Huan */ 6550e3dc0SWang Huan 7550e3dc0SWang Huan #ifndef __CONFIG_H 8550e3dc0SWang Huan #define __CONFIG_H 9550e3dc0SWang Huan 10550e3dc0SWang Huan #include <config_cmd_default.h> 11550e3dc0SWang Huan 12550e3dc0SWang Huan #define CONFIG_LS102XA 13550e3dc0SWang Huan 14550e3dc0SWang Huan #define CONFIG_SYS_GENERIC_BOARD 15550e3dc0SWang Huan 16550e3dc0SWang Huan #define CONFIG_DISPLAY_CPUINFO 17550e3dc0SWang Huan #define CONFIG_DISPLAY_BOARDINFO 18550e3dc0SWang Huan 19550e3dc0SWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT 20550e3dc0SWang Huan #define CONFIG_BOARD_EARLY_INIT_F 21550e3dc0SWang Huan 22550e3dc0SWang Huan /* 23550e3dc0SWang Huan * Size of malloc() pool 24550e3dc0SWang Huan */ 25550e3dc0SWang Huan #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 26550e3dc0SWang Huan 27550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 28550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 29550e3dc0SWang Huan 30550e3dc0SWang Huan /* 31550e3dc0SWang Huan * Generic Timer Definitions 32550e3dc0SWang Huan */ 33550e3dc0SWang Huan #define GENERIC_TIMER_CLK 12500000 34550e3dc0SWang Huan 35550e3dc0SWang Huan #ifndef __ASSEMBLY__ 36550e3dc0SWang Huan unsigned long get_board_sys_clk(void); 37550e3dc0SWang Huan unsigned long get_board_ddr_clk(void); 38550e3dc0SWang Huan #endif 39550e3dc0SWang Huan 40d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 41d612f0abSAlison Wang #define CONFIG_SYS_CLK_FREQ 100000000 42d612f0abSAlison Wang #define CONFIG_DDR_CLK_FREQ 100000000 43d612f0abSAlison Wang #define CONFIG_QIXIS_I2C_ACCESS 44d612f0abSAlison Wang #else 45550e3dc0SWang Huan #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 46550e3dc0SWang Huan #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 47d612f0abSAlison Wang #endif 48550e3dc0SWang Huan 4986949c2bSAlison Wang #ifdef CONFIG_RAMBOOT_PBL 5086949c2bSAlison Wang #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg 5186949c2bSAlison Wang #endif 5286949c2bSAlison Wang 5386949c2bSAlison Wang #ifdef CONFIG_SD_BOOT 5486949c2bSAlison Wang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_sd.cfg 5586949c2bSAlison Wang #define CONFIG_SPL_FRAMEWORK 5686949c2bSAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 5786949c2bSAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT 5886949c2bSAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT 5986949c2bSAlison Wang #define CONFIG_SPL_ENV_SUPPORT 6086949c2bSAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 6186949c2bSAlison Wang #define CONFIG_SPL_I2C_SUPPORT 6286949c2bSAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT 6386949c2bSAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT 6486949c2bSAlison Wang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 6586949c2bSAlison Wang #define CONFIG_SPL_MMC_SUPPORT 6686949c2bSAlison Wang #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8 6786949c2bSAlison Wang #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400 6886949c2bSAlison Wang 6986949c2bSAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 7086949c2bSAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 7186949c2bSAlison Wang #define CONFIG_SPL_STACK 0x1001d000 7286949c2bSAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 7386949c2bSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 7486949c2bSAlison Wang 7586949c2bSAlison Wang #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 7686949c2bSAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 7786949c2bSAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 7886949c2bSAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 7986949c2bSAlison Wang #define CONFIG_SYS_MONITOR_LEN 0x80000 8086949c2bSAlison Wang #endif 8186949c2bSAlison Wang 82d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 83d612f0abSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x40010000 84d612f0abSAlison Wang #define CONFIG_SYS_NO_FLASH 85d612f0abSAlison Wang #endif 86d612f0abSAlison Wang 878ab967b6SAlison Wang #ifdef CONFIG_NAND_BOOT 888ab967b6SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg 898ab967b6SAlison Wang #define CONFIG_SPL_FRAMEWORK 908ab967b6SAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 918ab967b6SAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT 928ab967b6SAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT 938ab967b6SAlison Wang #define CONFIG_SPL_ENV_SUPPORT 948ab967b6SAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 958ab967b6SAlison Wang #define CONFIG_SPL_I2C_SUPPORT 968ab967b6SAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT 978ab967b6SAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT 988ab967b6SAlison Wang #define CONFIG_SPL_NAND_SUPPORT 998ab967b6SAlison Wang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 1008ab967b6SAlison Wang 1018ab967b6SAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 1028ab967b6SAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 1038ab967b6SAlison Wang #define CONFIG_SPL_STACK 0x1001d000 1048ab967b6SAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 1058ab967b6SAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 1068ab967b6SAlison Wang 1078ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10) 1088ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO 1098ab967b6SAlison Wang #define CONFIG_SYS_NAND_PAGE_SIZE 2048 1108ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 1118ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 1128ab967b6SAlison Wang 1138ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 1148ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 1158ab967b6SAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 1168ab967b6SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 1178ab967b6SAlison Wang #define CONFIG_SYS_MONITOR_LEN 0x80000 1188ab967b6SAlison Wang #endif 1198ab967b6SAlison Wang 120550e3dc0SWang Huan #ifndef CONFIG_SYS_TEXT_BASE 121550e3dc0SWang Huan #define CONFIG_SYS_TEXT_BASE 0x67f80000 122550e3dc0SWang Huan #endif 123550e3dc0SWang Huan 124550e3dc0SWang Huan #define CONFIG_NR_DRAM_BANKS 1 125550e3dc0SWang Huan 126550e3dc0SWang Huan #define CONFIG_DDR_SPD 127550e3dc0SWang Huan #define SPD_EEPROM_ADDRESS 0x51 128550e3dc0SWang Huan #define CONFIG_SYS_SPD_BUS_NUM 0 129550e3dc0SWang Huan 130550e3dc0SWang Huan #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */ 131c7eae7fcSYork Sun #ifndef CONFIG_SYS_FSL_DDR4 132550e3dc0SWang Huan #define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */ 133c7eae7fcSYork Sun #define CONFIG_SYS_DDR_RAW_TIMING 134c7eae7fcSYork Sun #endif 135550e3dc0SWang Huan #define CONFIG_DIMM_SLOTS_PER_CTLR 1 136550e3dc0SWang Huan #define CONFIG_CHIP_SELECTS_PER_CTRL 4 137550e3dc0SWang Huan 138550e3dc0SWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 139550e3dc0SWang Huan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 140550e3dc0SWang Huan 141550e3dc0SWang Huan #define CONFIG_DDR_ECC 142550e3dc0SWang Huan #ifdef CONFIG_DDR_ECC 143550e3dc0SWang Huan #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 144550e3dc0SWang Huan #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 145550e3dc0SWang Huan #endif 146550e3dc0SWang Huan 147550e3dc0SWang Huan #define CONFIG_SYS_HAS_SERDES 148550e3dc0SWang Huan 1494ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM /* Enable CAAM */ 15063e75fd7SZhao Qiang 1514c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \ 1524c59ab9cSAlison Wang !defined(CONFIG_QSPI_BOOT) 15363e75fd7SZhao Qiang #define CONFIG_U_QE 15463e75fd7SZhao Qiang #endif 15563e75fd7SZhao Qiang 156550e3dc0SWang Huan /* 157550e3dc0SWang Huan * IFC Definitions 158550e3dc0SWang Huan */ 159d612f0abSAlison Wang #ifndef CONFIG_QSPI_BOOT 160550e3dc0SWang Huan #define CONFIG_FSL_IFC 161550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE 0x60000000 162550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 163550e3dc0SWang Huan 164550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 165550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 166550e3dc0SWang Huan CSPR_PORT_SIZE_16 | \ 167550e3dc0SWang Huan CSPR_MSEL_NOR | \ 168550e3dc0SWang Huan CSPR_V) 169550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR_EXT (0x0) 170550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 171550e3dc0SWang Huan + 0x8000000) | \ 172550e3dc0SWang Huan CSPR_PORT_SIZE_16 | \ 173550e3dc0SWang Huan CSPR_MSEL_NOR | \ 174550e3dc0SWang Huan CSPR_V) 175550e3dc0SWang Huan #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 176550e3dc0SWang Huan 177550e3dc0SWang Huan #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 178550e3dc0SWang Huan CSOR_NOR_TRHZ_80) 179550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 180550e3dc0SWang Huan FTIM0_NOR_TEADC(0x5) | \ 181550e3dc0SWang Huan FTIM0_NOR_TEAHC(0x5)) 182550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 183550e3dc0SWang Huan FTIM1_NOR_TRAD_NOR(0x1a) | \ 184550e3dc0SWang Huan FTIM1_NOR_TSEQRAD_NOR(0x13)) 185550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 186550e3dc0SWang Huan FTIM2_NOR_TCH(0x4) | \ 187550e3dc0SWang Huan FTIM2_NOR_TWPH(0xe) | \ 188550e3dc0SWang Huan FTIM2_NOR_TWP(0x1c)) 189550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM3 0 190550e3dc0SWang Huan 191550e3dc0SWang Huan #define CONFIG_FLASH_CFI_DRIVER 192550e3dc0SWang Huan #define CONFIG_SYS_FLASH_CFI 193550e3dc0SWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 194550e3dc0SWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST 195550e3dc0SWang Huan #define CONFIG_FLASH_SHOW_PROGRESS 45 196550e3dc0SWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 197272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA 198550e3dc0SWang Huan 199550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 200550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 201550e3dc0SWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 202550e3dc0SWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 203550e3dc0SWang Huan 204550e3dc0SWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO 205550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \ 206550e3dc0SWang Huan CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000} 207550e3dc0SWang Huan 208550e3dc0SWang Huan /* 209550e3dc0SWang Huan * NAND Flash Definitions 210550e3dc0SWang Huan */ 211550e3dc0SWang Huan #define CONFIG_NAND_FSL_IFC 212550e3dc0SWang Huan 213550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE 0x7e800000 214550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 215550e3dc0SWang Huan 216550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 217550e3dc0SWang Huan 218550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 219550e3dc0SWang Huan | CSPR_PORT_SIZE_8 \ 220550e3dc0SWang Huan | CSPR_MSEL_NAND \ 221550e3dc0SWang Huan | CSPR_V) 222550e3dc0SWang Huan #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 223550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 224550e3dc0SWang Huan | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 225550e3dc0SWang Huan | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 226550e3dc0SWang Huan | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ 227550e3dc0SWang Huan | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 228550e3dc0SWang Huan | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \ 229550e3dc0SWang Huan | CSOR_NAND_PB(64)) /* 64 Pages Per Block */ 230550e3dc0SWang Huan 231550e3dc0SWang Huan #define CONFIG_SYS_NAND_ONFI_DETECTION 232550e3dc0SWang Huan 233550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \ 234550e3dc0SWang Huan FTIM0_NAND_TWP(0x18) | \ 235550e3dc0SWang Huan FTIM0_NAND_TWCHT(0x7) | \ 236550e3dc0SWang Huan FTIM0_NAND_TWH(0xa)) 237550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 238550e3dc0SWang Huan FTIM1_NAND_TWBE(0x39) | \ 239550e3dc0SWang Huan FTIM1_NAND_TRR(0xe) | \ 240550e3dc0SWang Huan FTIM1_NAND_TRP(0x18)) 241550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \ 242550e3dc0SWang Huan FTIM2_NAND_TREH(0xa) | \ 243550e3dc0SWang Huan FTIM2_NAND_TWHRE(0x1e)) 244550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM3 0x0 245550e3dc0SWang Huan 246550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 247550e3dc0SWang Huan #define CONFIG_SYS_MAX_NAND_DEVICE 1 248550e3dc0SWang Huan #define CONFIG_MTD_NAND_VERIFY_WRITE 249550e3dc0SWang Huan #define CONFIG_CMD_NAND 250550e3dc0SWang Huan 251550e3dc0SWang Huan #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 252d612f0abSAlison Wang #endif 253550e3dc0SWang Huan 254550e3dc0SWang Huan /* 255550e3dc0SWang Huan * QIXIS Definitions 256550e3dc0SWang Huan */ 257550e3dc0SWang Huan #define CONFIG_FSL_QIXIS 258550e3dc0SWang Huan 259550e3dc0SWang Huan #ifdef CONFIG_FSL_QIXIS 260550e3dc0SWang Huan #define QIXIS_BASE 0x7fb00000 261550e3dc0SWang Huan #define QIXIS_BASE_PHYS QIXIS_BASE 262550e3dc0SWang Huan #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 263550e3dc0SWang Huan #define QIXIS_LBMAP_SWITCH 6 264550e3dc0SWang Huan #define QIXIS_LBMAP_MASK 0x0f 265550e3dc0SWang Huan #define QIXIS_LBMAP_SHIFT 0 266550e3dc0SWang Huan #define QIXIS_LBMAP_DFLTBANK 0x00 267550e3dc0SWang Huan #define QIXIS_LBMAP_ALTBANK 0x04 268550e3dc0SWang Huan #define QIXIS_RST_CTL_RESET 0x44 269550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 270550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 271550e3dc0SWang Huan #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 272550e3dc0SWang Huan 273550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 274550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \ 275550e3dc0SWang Huan CSPR_PORT_SIZE_8 | \ 276550e3dc0SWang Huan CSPR_MSEL_GPCM | \ 277550e3dc0SWang Huan CSPR_V) 278550e3dc0SWang Huan #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 279550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 280550e3dc0SWang Huan CSOR_NOR_NOR_MODE_AVD_NOR | \ 281550e3dc0SWang Huan CSOR_NOR_TRHZ_80) 282550e3dc0SWang Huan 283550e3dc0SWang Huan /* 284550e3dc0SWang Huan * QIXIS Timing parameters for IFC GPCM 285550e3dc0SWang Huan */ 286550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \ 287550e3dc0SWang Huan FTIM0_GPCM_TEADC(0xe) | \ 288550e3dc0SWang Huan FTIM0_GPCM_TEAHC(0xe)) 289550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \ 290550e3dc0SWang Huan FTIM1_GPCM_TRAD(0x1f)) 291550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \ 292550e3dc0SWang Huan FTIM2_GPCM_TCH(0xe) | \ 293550e3dc0SWang Huan FTIM2_GPCM_TWP(0xf0)) 294550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM3 0x0 295550e3dc0SWang Huan #endif 296550e3dc0SWang Huan 2978ab967b6SAlison Wang #if defined(CONFIG_NAND_BOOT) 2988ab967b6SAlison Wang #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 2998ab967b6SAlison Wang #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 3008ab967b6SAlison Wang #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 3018ab967b6SAlison Wang #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 3028ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 3038ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 3048ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 3058ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 3068ab967b6SAlison Wang #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 3078ab967b6SAlison Wang #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 3088ab967b6SAlison Wang #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 3098ab967b6SAlison Wang #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 3108ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 3118ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 3128ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 3138ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 3148ab967b6SAlison Wang #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 3158ab967b6SAlison Wang #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 3168ab967b6SAlison Wang #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 3178ab967b6SAlison Wang #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 3188ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 3198ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 3208ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 3218ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 3228ab967b6SAlison Wang #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 3238ab967b6SAlison Wang #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 3248ab967b6SAlison Wang #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 3258ab967b6SAlison Wang #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 3268ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 3278ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 3288ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 3298ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 3308ab967b6SAlison Wang #else 331550e3dc0SWang Huan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 332550e3dc0SWang Huan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 333550e3dc0SWang Huan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 334550e3dc0SWang Huan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 335550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 336550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 337550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 338550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 339550e3dc0SWang Huan #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 340550e3dc0SWang Huan #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 341550e3dc0SWang Huan #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 342550e3dc0SWang Huan #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 343550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 344550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 345550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 346550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 347550e3dc0SWang Huan #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 348550e3dc0SWang Huan #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 349550e3dc0SWang Huan #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 350550e3dc0SWang Huan #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 351550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 352550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 353550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 354550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 355550e3dc0SWang Huan #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 356550e3dc0SWang Huan #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 357550e3dc0SWang Huan #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 358550e3dc0SWang Huan #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 359550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 360550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 361550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 362550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 3638ab967b6SAlison Wang #endif 364550e3dc0SWang Huan 365550e3dc0SWang Huan /* 366550e3dc0SWang Huan * Serial Port 367550e3dc0SWang Huan */ 368*8fc2121aSAlison Wang #ifdef CONFIG_LPUART 369*8fc2121aSAlison Wang #define CONFIG_FSL_LPUART 370*8fc2121aSAlison Wang #define CONFIG_LPUART_32B_REG 371*8fc2121aSAlison Wang #else 372550e3dc0SWang Huan #define CONFIG_CONS_INDEX 1 373550e3dc0SWang Huan #define CONFIG_SYS_NS16550 374550e3dc0SWang Huan #define CONFIG_SYS_NS16550_SERIAL 375550e3dc0SWang Huan #define CONFIG_SYS_NS16550_REG_SIZE 1 376550e3dc0SWang Huan #define CONFIG_SYS_NS16550_CLK get_serial_clock() 377*8fc2121aSAlison Wang #endif 378550e3dc0SWang Huan 379550e3dc0SWang Huan #define CONFIG_BAUDRATE 115200 380550e3dc0SWang Huan 381550e3dc0SWang Huan /* 382550e3dc0SWang Huan * I2C 383550e3dc0SWang Huan */ 384550e3dc0SWang Huan #define CONFIG_CMD_I2C 385550e3dc0SWang Huan #define CONFIG_SYS_I2C 386550e3dc0SWang Huan #define CONFIG_SYS_I2C_MXC 387550e3dc0SWang Huan 388550e3dc0SWang Huan /* 389550e3dc0SWang Huan * I2C bus multiplexer 390550e3dc0SWang Huan */ 391550e3dc0SWang Huan #define I2C_MUX_PCA_ADDR_PRI 0x77 392550e3dc0SWang Huan #define I2C_MUX_CH_DEFAULT 0x8 393dd04832dSXiubo Li #define I2C_MUX_CH_CH7301 0xC 394550e3dc0SWang Huan 395550e3dc0SWang Huan /* 396550e3dc0SWang Huan * MMC 397550e3dc0SWang Huan */ 398550e3dc0SWang Huan #define CONFIG_MMC 399550e3dc0SWang Huan #define CONFIG_CMD_MMC 400550e3dc0SWang Huan #define CONFIG_FSL_ESDHC 401550e3dc0SWang Huan #define CONFIG_GENERIC_MMC 402550e3dc0SWang Huan 4038251ed23SAlison Wang #define CONFIG_CMD_FAT 4048251ed23SAlison Wang #define CONFIG_DOS_PARTITION 4058251ed23SAlison Wang 406d612f0abSAlison Wang /* QSPI */ 407d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 408d612f0abSAlison Wang #define CONFIG_FSL_QSPI 409d612f0abSAlison Wang #define QSPI0_AMBA_BASE 0x40000000 410d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE (1 << 24) 411d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM 2 412d612f0abSAlison Wang 413d612f0abSAlison Wang #define CONFIG_CMD_SF 414d612f0abSAlison Wang #define CONFIG_SPI_FLASH 415d612f0abSAlison Wang #define CONFIG_SPI_FLASH_SPANSION 416d612f0abSAlison Wang #endif 417d612f0abSAlison Wang 418550e3dc0SWang Huan /* 4198776cb20SNikhil Badola * USB 4208776cb20SNikhil Badola */ 4218776cb20SNikhil Badola #define CONFIG_HAS_FSL_DR_USB 4228776cb20SNikhil Badola 4238776cb20SNikhil Badola #ifdef CONFIG_HAS_FSL_DR_USB 4248776cb20SNikhil Badola #define CONFIG_USB_EHCI 4258776cb20SNikhil Badola 4268776cb20SNikhil Badola #ifdef CONFIG_USB_EHCI 4278776cb20SNikhil Badola #define CONFIG_CMD_USB 4288776cb20SNikhil Badola #define CONFIG_USB_STORAGE 4298776cb20SNikhil Badola #define CONFIG_USB_EHCI_FSL 4308776cb20SNikhil Badola #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 4318776cb20SNikhil Badola #define CONFIG_CMD_EXT2 4328776cb20SNikhil Badola #endif 4338776cb20SNikhil Badola #endif 4348776cb20SNikhil Badola 4358776cb20SNikhil Badola /* 436dd04832dSXiubo Li * Video 437dd04832dSXiubo Li */ 438dd04832dSXiubo Li #define CONFIG_FSL_DCU_FB 439dd04832dSXiubo Li 440dd04832dSXiubo Li #ifdef CONFIG_FSL_DCU_FB 441dd04832dSXiubo Li #define CONFIG_VIDEO 442dd04832dSXiubo Li #define CONFIG_CMD_BMP 443dd04832dSXiubo Li #define CONFIG_CFB_CONSOLE 444dd04832dSXiubo Li #define CONFIG_VGA_AS_SINGLE_DEVICE 445dd04832dSXiubo Li #define CONFIG_VIDEO_LOGO 446dd04832dSXiubo Li #define CONFIG_VIDEO_BMP_LOGO 447dd04832dSXiubo Li 448dd04832dSXiubo Li #define CONFIG_FSL_DIU_CH7301 449dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_BUS_NUM 0 450dd04832dSXiubo Li #define CONFIG_SYS_I2C_QIXIS_ADDR 0x66 451dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_ADDR 0x75 452dd04832dSXiubo Li #endif 453dd04832dSXiubo Li 454dd04832dSXiubo Li /* 455550e3dc0SWang Huan * eTSEC 456550e3dc0SWang Huan */ 457550e3dc0SWang Huan #define CONFIG_TSEC_ENET 458550e3dc0SWang Huan 459550e3dc0SWang Huan #ifdef CONFIG_TSEC_ENET 460550e3dc0SWang Huan #define CONFIG_MII 461550e3dc0SWang Huan #define CONFIG_MII_DEFAULT_TSEC 3 462550e3dc0SWang Huan #define CONFIG_TSEC1 1 463550e3dc0SWang Huan #define CONFIG_TSEC1_NAME "eTSEC1" 464550e3dc0SWang Huan #define CONFIG_TSEC2 1 465550e3dc0SWang Huan #define CONFIG_TSEC2_NAME "eTSEC2" 466550e3dc0SWang Huan #define CONFIG_TSEC3 1 467550e3dc0SWang Huan #define CONFIG_TSEC3_NAME "eTSEC3" 468550e3dc0SWang Huan 469550e3dc0SWang Huan #define TSEC1_PHY_ADDR 1 470550e3dc0SWang Huan #define TSEC2_PHY_ADDR 2 471550e3dc0SWang Huan #define TSEC3_PHY_ADDR 3 472550e3dc0SWang Huan 473550e3dc0SWang Huan #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 474550e3dc0SWang Huan #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 475550e3dc0SWang Huan #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 476550e3dc0SWang Huan 477550e3dc0SWang Huan #define TSEC1_PHYIDX 0 478550e3dc0SWang Huan #define TSEC2_PHYIDX 0 479550e3dc0SWang Huan #define TSEC3_PHYIDX 0 480550e3dc0SWang Huan 481550e3dc0SWang Huan #define CONFIG_ETHPRIME "eTSEC1" 482550e3dc0SWang Huan 483550e3dc0SWang Huan #define CONFIG_PHY_GIGE 484550e3dc0SWang Huan #define CONFIG_PHYLIB 485550e3dc0SWang Huan #define CONFIG_PHY_REALTEK 486550e3dc0SWang Huan 487550e3dc0SWang Huan #define CONFIG_HAS_ETH0 488550e3dc0SWang Huan #define CONFIG_HAS_ETH1 489550e3dc0SWang Huan #define CONFIG_HAS_ETH2 490550e3dc0SWang Huan 491550e3dc0SWang Huan #define CONFIG_FSL_SGMII_RISER 1 492550e3dc0SWang Huan #define SGMII_RISER_PHY_OFFSET 0x1b 493550e3dc0SWang Huan 494550e3dc0SWang Huan #ifdef CONFIG_FSL_SGMII_RISER 495550e3dc0SWang Huan #define CONFIG_SYS_TBIPA_VALUE 8 496550e3dc0SWang Huan #endif 497550e3dc0SWang Huan 498550e3dc0SWang Huan #endif 499da419027SMinghuan Lian 500da419027SMinghuan Lian /* PCIe */ 501da419027SMinghuan Lian #define CONFIG_PCI /* Enable PCI/PCIE */ 502da419027SMinghuan Lian #define CONFIG_PCIE1 /* PCIE controler 1 */ 503da419027SMinghuan Lian #define CONFIG_PCIE2 /* PCIE controler 2 */ 504da419027SMinghuan Lian #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ 505da419027SMinghuan Lian #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie" 506da419027SMinghuan Lian 507550e3dc0SWang Huan #define CONFIG_CMD_PING 508550e3dc0SWang Huan #define CONFIG_CMD_DHCP 509550e3dc0SWang Huan #define CONFIG_CMD_MII 510550e3dc0SWang Huan #define CONFIG_CMD_NET 511550e3dc0SWang Huan 512550e3dc0SWang Huan #define CONFIG_CMDLINE_TAG 513550e3dc0SWang Huan #define CONFIG_CMDLINE_EDITING 51486949c2bSAlison Wang 515d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 516d612f0abSAlison Wang #undef CONFIG_CMD_IMLS 517d612f0abSAlison Wang #else 518550e3dc0SWang Huan #define CONFIG_CMD_IMLS 519d612f0abSAlison Wang #endif 520550e3dc0SWang Huan 5211a2826f6SXiubo Li #define CONFIG_ARMV7_NONSEC 5221a2826f6SXiubo Li #define CONFIG_ARMV7_VIRT 5231a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN 524e87f3b30SXiubo Li #define CONFIG_LS102XA_NS_ACCESS 5251a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR 0x01ee0200 5261a2826f6SXiubo Li #define CONFIG_TIMER_CLK_FREQ 12500000 5271a2826f6SXiubo Li #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR 5281a2826f6SXiubo Li 529550e3dc0SWang Huan #define CONFIG_HWCONFIG 530550e3dc0SWang Huan #define HWCONFIG_BUFFER_SIZE 128 531550e3dc0SWang Huan 532550e3dc0SWang Huan #define CONFIG_BOOTDELAY 3 533550e3dc0SWang Huan 53463e75fd7SZhao Qiang #define CONFIG_SYS_QE_FW_ADDR 0x67f40000 53563e75fd7SZhao Qiang 536*8fc2121aSAlison Wang #ifdef CONFIG_LPUART 537*8fc2121aSAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 538*8fc2121aSAlison Wang "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ 539*8fc2121aSAlison Wang "fdt_high=0xcfffffff\0" \ 540*8fc2121aSAlison Wang "initrd_high=0xcfffffff\0" \ 541*8fc2121aSAlison Wang "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 542*8fc2121aSAlison Wang #else 543550e3dc0SWang Huan #define CONFIG_EXTRA_ENV_SETTINGS \ 544550e3dc0SWang Huan "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 545550e3dc0SWang Huan "fdt_high=0xcfffffff\0" \ 546550e3dc0SWang Huan "initrd_high=0xcfffffff\0" \ 547550e3dc0SWang Huan "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 548*8fc2121aSAlison Wang #endif 549550e3dc0SWang Huan 550550e3dc0SWang Huan /* 551550e3dc0SWang Huan * Miscellaneous configurable options 552550e3dc0SWang Huan */ 553550e3dc0SWang Huan #define CONFIG_SYS_LONGHELP /* undef to save memory */ 554550e3dc0SWang Huan #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 555550e3dc0SWang Huan #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 556550e3dc0SWang Huan #define CONFIG_AUTO_COMPLETE 557550e3dc0SWang Huan #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 558550e3dc0SWang Huan #define CONFIG_SYS_PBSIZE \ 559550e3dc0SWang Huan (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 560550e3dc0SWang Huan #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 561550e3dc0SWang Huan #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 562550e3dc0SWang Huan 563550e3dc0SWang Huan #define CONFIG_CMD_ENV_EXISTS 564550e3dc0SWang Huan #define CONFIG_CMD_GREPENV 565550e3dc0SWang Huan #define CONFIG_CMD_MEMINFO 566550e3dc0SWang Huan #define CONFIG_CMD_MEMTEST 567550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_START 0x80000000 568550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_END 0x9fffffff 569550e3dc0SWang Huan 570550e3dc0SWang Huan #define CONFIG_SYS_LOAD_ADDR 0x82000000 571550e3dc0SWang Huan 572660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID 573660673afSXiubo Li 574550e3dc0SWang Huan /* 575550e3dc0SWang Huan * Stack sizes 576550e3dc0SWang Huan * The stack sizes are set up in start.S using the settings below 577550e3dc0SWang Huan */ 578550e3dc0SWang Huan #define CONFIG_STACKSIZE (30 * 1024) 579550e3dc0SWang Huan 580550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \ 581550e3dc0SWang Huan (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 582550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_ADDR \ 583550e3dc0SWang Huan (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 584550e3dc0SWang Huan 58586949c2bSAlison Wang #ifdef CONFIG_SPL_BUILD 58686949c2bSAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 58786949c2bSAlison Wang #else 588550e3dc0SWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 58986949c2bSAlison Wang #endif 590550e3dc0SWang Huan 591550e3dc0SWang Huan /* 592550e3dc0SWang Huan * Environment 593550e3dc0SWang Huan */ 594550e3dc0SWang Huan #define CONFIG_ENV_OVERWRITE 595550e3dc0SWang Huan 59686949c2bSAlison Wang #if defined(CONFIG_SD_BOOT) 59786949c2bSAlison Wang #define CONFIG_ENV_OFFSET 0x100000 59886949c2bSAlison Wang #define CONFIG_ENV_IS_IN_MMC 59986949c2bSAlison Wang #define CONFIG_SYS_MMC_ENV_DEV 0 60086949c2bSAlison Wang #define CONFIG_ENV_SIZE 0x2000 601d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT) 602d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH 603d612f0abSAlison Wang #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 604d612f0abSAlison Wang #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 605d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE 0x10000 6068ab967b6SAlison Wang #elif defined(CONFIG_NAND_BOOT) 6078ab967b6SAlison Wang #define CONFIG_ENV_IS_IN_NAND 6088ab967b6SAlison Wang #define CONFIG_ENV_SIZE 0x2000 6098ab967b6SAlison Wang #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 61086949c2bSAlison Wang #else 611550e3dc0SWang Huan #define CONFIG_ENV_IS_IN_FLASH 612550e3dc0SWang Huan #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 613550e3dc0SWang Huan #define CONFIG_ENV_SIZE 0x2000 614550e3dc0SWang Huan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 61586949c2bSAlison Wang #endif 616550e3dc0SWang Huan 617550e3dc0SWang Huan #define CONFIG_OF_LIBFDT 618550e3dc0SWang Huan #define CONFIG_OF_BOARD_SETUP 619550e3dc0SWang Huan #define CONFIG_CMD_BOOTZ 620550e3dc0SWang Huan 6214ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R 6224ba4a095SRuchika Gupta 6234ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 6244ba4a095SRuchika Gupta #define CONFIG_CMD_HASH 6254ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL 6264ba4a095SRuchika Gupta 627ba474020SRuchika Gupta #ifdef CONFIG_SECURE_BOOT 628ba474020SRuchika Gupta #define CONFIG_CMD_BLOB 629ba474020SRuchika Gupta #endif 630ba474020SRuchika Gupta 631550e3dc0SWang Huan #endif 632