1550e3dc0SWang Huan /* 2550e3dc0SWang Huan * Copyright 2014 Freescale Semiconductor, Inc. 3550e3dc0SWang Huan * 4550e3dc0SWang Huan * SPDX-License-Identifier: GPL-2.0+ 5550e3dc0SWang Huan */ 6550e3dc0SWang Huan 7550e3dc0SWang Huan #ifndef __CONFIG_H 8550e3dc0SWang Huan #define __CONFIG_H 9550e3dc0SWang Huan 10550e3dc0SWang Huan #define CONFIG_LS102XA 11550e3dc0SWang Huan 12340848b1SWang Dongsheng #define CONFIG_ARMV7_PSCI 13340848b1SWang Dongsheng 1418fb0e3cSGong Qianyu #define CONFIG_SYS_FSL_CLK 15550e3dc0SWang Huan 16550e3dc0SWang Huan #define CONFIG_DISPLAY_CPUINFO 17550e3dc0SWang Huan #define CONFIG_DISPLAY_BOARDINFO 18550e3dc0SWang Huan 19550e3dc0SWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT 20550e3dc0SWang Huan #define CONFIG_BOARD_EARLY_INIT_F 21550e3dc0SWang Huan 2241ba57d0Stang yuantian #define CONFIG_DEEP_SLEEP 2341ba57d0Stang yuantian #if defined(CONFIG_DEEP_SLEEP) 2441ba57d0Stang yuantian #define CONFIG_SILENT_CONSOLE 2541ba57d0Stang yuantian #endif 2641ba57d0Stang yuantian 27550e3dc0SWang Huan /* 28550e3dc0SWang Huan * Size of malloc() pool 29550e3dc0SWang Huan */ 30550e3dc0SWang Huan #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 31550e3dc0SWang Huan 32550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 33550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 34550e3dc0SWang Huan 35550e3dc0SWang Huan /* 36550e3dc0SWang Huan * Generic Timer Definitions 37550e3dc0SWang Huan */ 38550e3dc0SWang Huan #define GENERIC_TIMER_CLK 12500000 39550e3dc0SWang Huan 40550e3dc0SWang Huan #ifndef __ASSEMBLY__ 41550e3dc0SWang Huan unsigned long get_board_sys_clk(void); 42550e3dc0SWang Huan unsigned long get_board_ddr_clk(void); 43550e3dc0SWang Huan #endif 44550e3dc0SWang Huan 45d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 46d612f0abSAlison Wang #define CONFIG_SYS_CLK_FREQ 100000000 47d612f0abSAlison Wang #define CONFIG_DDR_CLK_FREQ 100000000 48d612f0abSAlison Wang #define CONFIG_QIXIS_I2C_ACCESS 49d612f0abSAlison Wang #else 50550e3dc0SWang Huan #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 51550e3dc0SWang Huan #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 52d612f0abSAlison Wang #endif 53550e3dc0SWang Huan 5486949c2bSAlison Wang #ifdef CONFIG_RAMBOOT_PBL 5586949c2bSAlison Wang #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg 5686949c2bSAlison Wang #endif 5786949c2bSAlison Wang 5886949c2bSAlison Wang #ifdef CONFIG_SD_BOOT 5986949c2bSAlison Wang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_sd.cfg 6086949c2bSAlison Wang #define CONFIG_SPL_FRAMEWORK 6186949c2bSAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 6286949c2bSAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT 6386949c2bSAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT 6486949c2bSAlison Wang #define CONFIG_SPL_ENV_SUPPORT 6586949c2bSAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 6686949c2bSAlison Wang #define CONFIG_SPL_I2C_SUPPORT 6786949c2bSAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT 6886949c2bSAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT 6986949c2bSAlison Wang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 7086949c2bSAlison Wang #define CONFIG_SPL_MMC_SUPPORT 7186949c2bSAlison Wang #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8 72*7ee52af4SAlison Wang #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x600 7386949c2bSAlison Wang 7486949c2bSAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 7586949c2bSAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 7686949c2bSAlison Wang #define CONFIG_SPL_STACK 0x1001d000 7786949c2bSAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 7886949c2bSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 7986949c2bSAlison Wang 8041ba57d0Stang yuantian #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 8141ba57d0Stang yuantian CONFIG_SYS_MONITOR_LEN) 8286949c2bSAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 8386949c2bSAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 8486949c2bSAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 85*7ee52af4SAlison Wang #define CONFIG_SYS_MONITOR_LEN 0xc0000 8686949c2bSAlison Wang #endif 8786949c2bSAlison Wang 88d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 89d612f0abSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x40010000 90d612f0abSAlison Wang #define CONFIG_SYS_NO_FLASH 91d612f0abSAlison Wang #endif 92d612f0abSAlison Wang 938ab967b6SAlison Wang #ifdef CONFIG_NAND_BOOT 948ab967b6SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg 958ab967b6SAlison Wang #define CONFIG_SPL_FRAMEWORK 968ab967b6SAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 978ab967b6SAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT 988ab967b6SAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT 998ab967b6SAlison Wang #define CONFIG_SPL_ENV_SUPPORT 1008ab967b6SAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 1018ab967b6SAlison Wang #define CONFIG_SPL_I2C_SUPPORT 1028ab967b6SAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT 1038ab967b6SAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT 1048ab967b6SAlison Wang #define CONFIG_SPL_NAND_SUPPORT 1058ab967b6SAlison Wang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 1068ab967b6SAlison Wang 1078ab967b6SAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 1088ab967b6SAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 1098ab967b6SAlison Wang #define CONFIG_SPL_STACK 0x1001d000 1108ab967b6SAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 1118ab967b6SAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 1128ab967b6SAlison Wang 1138ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10) 1148ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO 1158ab967b6SAlison Wang #define CONFIG_SYS_NAND_PAGE_SIZE 2048 1168ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 1178ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 1188ab967b6SAlison Wang 1198ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 1208ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 1218ab967b6SAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 1228ab967b6SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 1238ab967b6SAlison Wang #define CONFIG_SYS_MONITOR_LEN 0x80000 1248ab967b6SAlison Wang #endif 1258ab967b6SAlison Wang 126550e3dc0SWang Huan #ifndef CONFIG_SYS_TEXT_BASE 1271c69a51cSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x60100000 128550e3dc0SWang Huan #endif 129550e3dc0SWang Huan 130550e3dc0SWang Huan #define CONFIG_NR_DRAM_BANKS 1 131550e3dc0SWang Huan 132550e3dc0SWang Huan #define CONFIG_DDR_SPD 133550e3dc0SWang Huan #define SPD_EEPROM_ADDRESS 0x51 134550e3dc0SWang Huan #define CONFIG_SYS_SPD_BUS_NUM 0 135550e3dc0SWang Huan 136550e3dc0SWang Huan #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */ 137c7eae7fcSYork Sun #ifndef CONFIG_SYS_FSL_DDR4 138550e3dc0SWang Huan #define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */ 139c7eae7fcSYork Sun #define CONFIG_SYS_DDR_RAW_TIMING 140c7eae7fcSYork Sun #endif 141550e3dc0SWang Huan #define CONFIG_DIMM_SLOTS_PER_CTLR 1 142550e3dc0SWang Huan #define CONFIG_CHIP_SELECTS_PER_CTRL 4 143550e3dc0SWang Huan 144550e3dc0SWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 145550e3dc0SWang Huan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 146550e3dc0SWang Huan 147550e3dc0SWang Huan #define CONFIG_DDR_ECC 148550e3dc0SWang Huan #ifdef CONFIG_DDR_ECC 149550e3dc0SWang Huan #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 150550e3dc0SWang Huan #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 151550e3dc0SWang Huan #endif 152550e3dc0SWang Huan 153550e3dc0SWang Huan #define CONFIG_SYS_HAS_SERDES 154550e3dc0SWang Huan 1554ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM /* Enable CAAM */ 15663e75fd7SZhao Qiang 1574c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \ 1584c59ab9cSAlison Wang !defined(CONFIG_QSPI_BOOT) 15963e75fd7SZhao Qiang #define CONFIG_U_QE 16063e75fd7SZhao Qiang #endif 16163e75fd7SZhao Qiang 162550e3dc0SWang Huan /* 163550e3dc0SWang Huan * IFC Definitions 164550e3dc0SWang Huan */ 165d612f0abSAlison Wang #ifndef CONFIG_QSPI_BOOT 166550e3dc0SWang Huan #define CONFIG_FSL_IFC 167550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE 0x60000000 168550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 169550e3dc0SWang Huan 170550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 171550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 172550e3dc0SWang Huan CSPR_PORT_SIZE_16 | \ 173550e3dc0SWang Huan CSPR_MSEL_NOR | \ 174550e3dc0SWang Huan CSPR_V) 175550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR_EXT (0x0) 176550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 177550e3dc0SWang Huan + 0x8000000) | \ 178550e3dc0SWang Huan CSPR_PORT_SIZE_16 | \ 179550e3dc0SWang Huan CSPR_MSEL_NOR | \ 180550e3dc0SWang Huan CSPR_V) 181550e3dc0SWang Huan #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 182550e3dc0SWang Huan 183550e3dc0SWang Huan #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 184550e3dc0SWang Huan CSOR_NOR_TRHZ_80) 185550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 186550e3dc0SWang Huan FTIM0_NOR_TEADC(0x5) | \ 187550e3dc0SWang Huan FTIM0_NOR_TEAHC(0x5)) 188550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 189550e3dc0SWang Huan FTIM1_NOR_TRAD_NOR(0x1a) | \ 190550e3dc0SWang Huan FTIM1_NOR_TSEQRAD_NOR(0x13)) 191550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 192550e3dc0SWang Huan FTIM2_NOR_TCH(0x4) | \ 193550e3dc0SWang Huan FTIM2_NOR_TWPH(0xe) | \ 194550e3dc0SWang Huan FTIM2_NOR_TWP(0x1c)) 195550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM3 0 196550e3dc0SWang Huan 197550e3dc0SWang Huan #define CONFIG_FLASH_CFI_DRIVER 198550e3dc0SWang Huan #define CONFIG_SYS_FLASH_CFI 199550e3dc0SWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 200550e3dc0SWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST 201550e3dc0SWang Huan #define CONFIG_FLASH_SHOW_PROGRESS 45 202550e3dc0SWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 203272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA 204550e3dc0SWang Huan 205550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 206550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 207550e3dc0SWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 208550e3dc0SWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 209550e3dc0SWang Huan 210550e3dc0SWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO 211550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \ 212550e3dc0SWang Huan CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000} 213550e3dc0SWang Huan 214550e3dc0SWang Huan /* 215550e3dc0SWang Huan * NAND Flash Definitions 216550e3dc0SWang Huan */ 217550e3dc0SWang Huan #define CONFIG_NAND_FSL_IFC 218550e3dc0SWang Huan 219550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE 0x7e800000 220550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 221550e3dc0SWang Huan 222550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 223550e3dc0SWang Huan 224550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 225550e3dc0SWang Huan | CSPR_PORT_SIZE_8 \ 226550e3dc0SWang Huan | CSPR_MSEL_NAND \ 227550e3dc0SWang Huan | CSPR_V) 228550e3dc0SWang Huan #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 229550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 230550e3dc0SWang Huan | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 231550e3dc0SWang Huan | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 232550e3dc0SWang Huan | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ 233550e3dc0SWang Huan | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 234550e3dc0SWang Huan | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \ 235550e3dc0SWang Huan | CSOR_NAND_PB(64)) /* 64 Pages Per Block */ 236550e3dc0SWang Huan 237550e3dc0SWang Huan #define CONFIG_SYS_NAND_ONFI_DETECTION 238550e3dc0SWang Huan 239550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \ 240550e3dc0SWang Huan FTIM0_NAND_TWP(0x18) | \ 241550e3dc0SWang Huan FTIM0_NAND_TWCHT(0x7) | \ 242550e3dc0SWang Huan FTIM0_NAND_TWH(0xa)) 243550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 244550e3dc0SWang Huan FTIM1_NAND_TWBE(0x39) | \ 245550e3dc0SWang Huan FTIM1_NAND_TRR(0xe) | \ 246550e3dc0SWang Huan FTIM1_NAND_TRP(0x18)) 247550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \ 248550e3dc0SWang Huan FTIM2_NAND_TREH(0xa) | \ 249550e3dc0SWang Huan FTIM2_NAND_TWHRE(0x1e)) 250550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM3 0x0 251550e3dc0SWang Huan 252550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 253550e3dc0SWang Huan #define CONFIG_SYS_MAX_NAND_DEVICE 1 254550e3dc0SWang Huan #define CONFIG_CMD_NAND 255550e3dc0SWang Huan 256550e3dc0SWang Huan #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 257d612f0abSAlison Wang #endif 258550e3dc0SWang Huan 259550e3dc0SWang Huan /* 260550e3dc0SWang Huan * QIXIS Definitions 261550e3dc0SWang Huan */ 262550e3dc0SWang Huan #define CONFIG_FSL_QIXIS 263550e3dc0SWang Huan 264550e3dc0SWang Huan #ifdef CONFIG_FSL_QIXIS 265550e3dc0SWang Huan #define QIXIS_BASE 0x7fb00000 266550e3dc0SWang Huan #define QIXIS_BASE_PHYS QIXIS_BASE 267550e3dc0SWang Huan #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 268550e3dc0SWang Huan #define QIXIS_LBMAP_SWITCH 6 269550e3dc0SWang Huan #define QIXIS_LBMAP_MASK 0x0f 270550e3dc0SWang Huan #define QIXIS_LBMAP_SHIFT 0 271550e3dc0SWang Huan #define QIXIS_LBMAP_DFLTBANK 0x00 272550e3dc0SWang Huan #define QIXIS_LBMAP_ALTBANK 0x04 273550e3dc0SWang Huan #define QIXIS_RST_CTL_RESET 0x44 274550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 275550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 276550e3dc0SWang Huan #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 277550e3dc0SWang Huan 278550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 279550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \ 280550e3dc0SWang Huan CSPR_PORT_SIZE_8 | \ 281550e3dc0SWang Huan CSPR_MSEL_GPCM | \ 282550e3dc0SWang Huan CSPR_V) 283550e3dc0SWang Huan #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 284550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 285550e3dc0SWang Huan CSOR_NOR_NOR_MODE_AVD_NOR | \ 286550e3dc0SWang Huan CSOR_NOR_TRHZ_80) 287550e3dc0SWang Huan 288550e3dc0SWang Huan /* 289550e3dc0SWang Huan * QIXIS Timing parameters for IFC GPCM 290550e3dc0SWang Huan */ 291550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \ 292550e3dc0SWang Huan FTIM0_GPCM_TEADC(0xe) | \ 293550e3dc0SWang Huan FTIM0_GPCM_TEAHC(0xe)) 294550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \ 295550e3dc0SWang Huan FTIM1_GPCM_TRAD(0x1f)) 296550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \ 297550e3dc0SWang Huan FTIM2_GPCM_TCH(0xe) | \ 298550e3dc0SWang Huan FTIM2_GPCM_TWP(0xf0)) 299550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM3 0x0 300550e3dc0SWang Huan #endif 301550e3dc0SWang Huan 3028ab967b6SAlison Wang #if defined(CONFIG_NAND_BOOT) 3038ab967b6SAlison Wang #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 3048ab967b6SAlison Wang #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 3058ab967b6SAlison Wang #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 3068ab967b6SAlison Wang #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 3078ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 3088ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 3098ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 3108ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 3118ab967b6SAlison Wang #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 3128ab967b6SAlison Wang #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 3138ab967b6SAlison Wang #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 3148ab967b6SAlison Wang #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 3158ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 3168ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 3178ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 3188ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 3198ab967b6SAlison Wang #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 3208ab967b6SAlison Wang #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 3218ab967b6SAlison Wang #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 3228ab967b6SAlison Wang #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 3238ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 3248ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 3258ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 3268ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 3278ab967b6SAlison Wang #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 3288ab967b6SAlison Wang #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 3298ab967b6SAlison Wang #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 3308ab967b6SAlison Wang #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 3318ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 3328ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 3338ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 3348ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 3358ab967b6SAlison Wang #else 336550e3dc0SWang Huan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 337550e3dc0SWang Huan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 338550e3dc0SWang Huan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 339550e3dc0SWang Huan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 340550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 341550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 342550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 343550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 344550e3dc0SWang Huan #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 345550e3dc0SWang Huan #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 346550e3dc0SWang Huan #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 347550e3dc0SWang Huan #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 348550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 349550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 350550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 351550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 352550e3dc0SWang Huan #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 353550e3dc0SWang Huan #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 354550e3dc0SWang Huan #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 355550e3dc0SWang Huan #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 356550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 357550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 358550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 359550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 360550e3dc0SWang Huan #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 361550e3dc0SWang Huan #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 362550e3dc0SWang Huan #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 363550e3dc0SWang Huan #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 364550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 365550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 366550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 367550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 3688ab967b6SAlison Wang #endif 369550e3dc0SWang Huan 370550e3dc0SWang Huan /* 371550e3dc0SWang Huan * Serial Port 372550e3dc0SWang Huan */ 3738fc2121aSAlison Wang #ifdef CONFIG_LPUART 3748fc2121aSAlison Wang #define CONFIG_FSL_LPUART 3758fc2121aSAlison Wang #define CONFIG_LPUART_32B_REG 3768fc2121aSAlison Wang #else 377550e3dc0SWang Huan #define CONFIG_CONS_INDEX 1 378550e3dc0SWang Huan #define CONFIG_SYS_NS16550 379550e3dc0SWang Huan #define CONFIG_SYS_NS16550_SERIAL 380550e3dc0SWang Huan #define CONFIG_SYS_NS16550_REG_SIZE 1 381550e3dc0SWang Huan #define CONFIG_SYS_NS16550_CLK get_serial_clock() 3828fc2121aSAlison Wang #endif 383550e3dc0SWang Huan 384550e3dc0SWang Huan #define CONFIG_BAUDRATE 115200 385550e3dc0SWang Huan 386550e3dc0SWang Huan /* 387550e3dc0SWang Huan * I2C 388550e3dc0SWang Huan */ 389550e3dc0SWang Huan #define CONFIG_CMD_I2C 390550e3dc0SWang Huan #define CONFIG_SYS_I2C 391550e3dc0SWang Huan #define CONFIG_SYS_I2C_MXC 39203544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 39303544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 394f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 395550e3dc0SWang Huan 396550e3dc0SWang Huan /* 397550e3dc0SWang Huan * I2C bus multiplexer 398550e3dc0SWang Huan */ 399550e3dc0SWang Huan #define I2C_MUX_PCA_ADDR_PRI 0x77 400550e3dc0SWang Huan #define I2C_MUX_CH_DEFAULT 0x8 401dd04832dSXiubo Li #define I2C_MUX_CH_CH7301 0xC 402550e3dc0SWang Huan 403550e3dc0SWang Huan /* 404550e3dc0SWang Huan * MMC 405550e3dc0SWang Huan */ 406550e3dc0SWang Huan #define CONFIG_MMC 407550e3dc0SWang Huan #define CONFIG_CMD_MMC 408550e3dc0SWang Huan #define CONFIG_FSL_ESDHC 409550e3dc0SWang Huan #define CONFIG_GENERIC_MMC 410550e3dc0SWang Huan 4118251ed23SAlison Wang #define CONFIG_CMD_FAT 4128251ed23SAlison Wang #define CONFIG_DOS_PARTITION 4138251ed23SAlison Wang 414e5493d4eSHaikun Wang /* SPI */ 415d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 416e5493d4eSHaikun Wang /* QSPI */ 417d612f0abSAlison Wang #define CONFIG_FSL_QSPI 418d612f0abSAlison Wang #define QSPI0_AMBA_BASE 0x40000000 419d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE (1 << 24) 420d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM 2 421d612f0abSAlison Wang #define CONFIG_SPI_FLASH_SPANSION 422e5493d4eSHaikun Wang 423e5493d4eSHaikun Wang /* DSPI */ 424e5493d4eSHaikun Wang #define CONFIG_FSL_DSPI 425e5493d4eSHaikun Wang 426e5493d4eSHaikun Wang /* DM SPI */ 427e5493d4eSHaikun Wang #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI) 428e5493d4eSHaikun Wang #define CONFIG_CMD_SF 429e5493d4eSHaikun Wang #define CONFIG_DM_SPI_FLASH 4306812484aSJagan Teki #define CONFIG_SPI_FLASH_DATAFLASH 431e5493d4eSHaikun Wang #endif 432d612f0abSAlison Wang #endif 433d612f0abSAlison Wang 434550e3dc0SWang Huan /* 4358776cb20SNikhil Badola * USB 4368776cb20SNikhil Badola */ 437081a1b73SRamneek Mehresh /* EHCI Support - disbaled by default */ 438081a1b73SRamneek Mehresh /*#define CONFIG_HAS_FSL_DR_USB*/ 4398776cb20SNikhil Badola 4408776cb20SNikhil Badola #ifdef CONFIG_HAS_FSL_DR_USB 4418776cb20SNikhil Badola #define CONFIG_USB_EHCI 4428776cb20SNikhil Badola #define CONFIG_USB_EHCI_FSL 4438776cb20SNikhil Badola #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 4448776cb20SNikhil Badola #endif 445081a1b73SRamneek Mehresh 446081a1b73SRamneek Mehresh /*XHCI Support - enabled by default*/ 447081a1b73SRamneek Mehresh #define CONFIG_HAS_FSL_XHCI_USB 448081a1b73SRamneek Mehresh 449081a1b73SRamneek Mehresh #ifdef CONFIG_HAS_FSL_XHCI_USB 450081a1b73SRamneek Mehresh #define CONFIG_USB_XHCI_FSL 451081a1b73SRamneek Mehresh #define CONFIG_USB_XHCI_DWC3 452081a1b73SRamneek Mehresh #define CONFIG_USB_XHCI 453081a1b73SRamneek Mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 454081a1b73SRamneek Mehresh #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 455081a1b73SRamneek Mehresh #endif 456081a1b73SRamneek Mehresh 457081a1b73SRamneek Mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_XHCI_USB) 458081a1b73SRamneek Mehresh #define CONFIG_CMD_USB 459081a1b73SRamneek Mehresh #define CONFIG_USB_STORAGE 460081a1b73SRamneek Mehresh #define CONFIG_CMD_EXT2 4618776cb20SNikhil Badola #endif 4628776cb20SNikhil Badola 4638776cb20SNikhil Badola /* 464dd04832dSXiubo Li * Video 465dd04832dSXiubo Li */ 466dd04832dSXiubo Li #define CONFIG_FSL_DCU_FB 467dd04832dSXiubo Li 468dd04832dSXiubo Li #ifdef CONFIG_FSL_DCU_FB 469dd04832dSXiubo Li #define CONFIG_VIDEO 470dd04832dSXiubo Li #define CONFIG_CMD_BMP 471dd04832dSXiubo Li #define CONFIG_CFB_CONSOLE 472dd04832dSXiubo Li #define CONFIG_VGA_AS_SINGLE_DEVICE 473dd04832dSXiubo Li #define CONFIG_VIDEO_LOGO 474dd04832dSXiubo Li #define CONFIG_VIDEO_BMP_LOGO 475dd04832dSXiubo Li 476dd04832dSXiubo Li #define CONFIG_FSL_DIU_CH7301 477dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_BUS_NUM 0 478dd04832dSXiubo Li #define CONFIG_SYS_I2C_QIXIS_ADDR 0x66 479dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_ADDR 0x75 480dd04832dSXiubo Li #endif 481dd04832dSXiubo Li 482dd04832dSXiubo Li /* 483550e3dc0SWang Huan * eTSEC 484550e3dc0SWang Huan */ 485550e3dc0SWang Huan #define CONFIG_TSEC_ENET 486550e3dc0SWang Huan 487550e3dc0SWang Huan #ifdef CONFIG_TSEC_ENET 488550e3dc0SWang Huan #define CONFIG_MII 489550e3dc0SWang Huan #define CONFIG_MII_DEFAULT_TSEC 3 490550e3dc0SWang Huan #define CONFIG_TSEC1 1 491550e3dc0SWang Huan #define CONFIG_TSEC1_NAME "eTSEC1" 492550e3dc0SWang Huan #define CONFIG_TSEC2 1 493550e3dc0SWang Huan #define CONFIG_TSEC2_NAME "eTSEC2" 494550e3dc0SWang Huan #define CONFIG_TSEC3 1 495550e3dc0SWang Huan #define CONFIG_TSEC3_NAME "eTSEC3" 496550e3dc0SWang Huan 497550e3dc0SWang Huan #define TSEC1_PHY_ADDR 1 498550e3dc0SWang Huan #define TSEC2_PHY_ADDR 2 499550e3dc0SWang Huan #define TSEC3_PHY_ADDR 3 500550e3dc0SWang Huan 501550e3dc0SWang Huan #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 502550e3dc0SWang Huan #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 503550e3dc0SWang Huan #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 504550e3dc0SWang Huan 505550e3dc0SWang Huan #define TSEC1_PHYIDX 0 506550e3dc0SWang Huan #define TSEC2_PHYIDX 0 507550e3dc0SWang Huan #define TSEC3_PHYIDX 0 508550e3dc0SWang Huan 509550e3dc0SWang Huan #define CONFIG_ETHPRIME "eTSEC1" 510550e3dc0SWang Huan 511550e3dc0SWang Huan #define CONFIG_PHY_GIGE 512550e3dc0SWang Huan #define CONFIG_PHYLIB 513550e3dc0SWang Huan #define CONFIG_PHY_REALTEK 514550e3dc0SWang Huan 515550e3dc0SWang Huan #define CONFIG_HAS_ETH0 516550e3dc0SWang Huan #define CONFIG_HAS_ETH1 517550e3dc0SWang Huan #define CONFIG_HAS_ETH2 518550e3dc0SWang Huan 519550e3dc0SWang Huan #define CONFIG_FSL_SGMII_RISER 1 520550e3dc0SWang Huan #define SGMII_RISER_PHY_OFFSET 0x1b 521550e3dc0SWang Huan 522550e3dc0SWang Huan #ifdef CONFIG_FSL_SGMII_RISER 523550e3dc0SWang Huan #define CONFIG_SYS_TBIPA_VALUE 8 524550e3dc0SWang Huan #endif 525550e3dc0SWang Huan 526550e3dc0SWang Huan #endif 527da419027SMinghuan Lian 528da419027SMinghuan Lian /* PCIe */ 529da419027SMinghuan Lian #define CONFIG_PCI /* Enable PCI/PCIE */ 530da419027SMinghuan Lian #define CONFIG_PCIE1 /* PCIE controler 1 */ 531da419027SMinghuan Lian #define CONFIG_PCIE2 /* PCIE controler 2 */ 532da419027SMinghuan Lian #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ 533da419027SMinghuan Lian #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie" 534da419027SMinghuan Lian 535180b8688SMinghuan Lian #define CONFIG_SYS_PCI_64BIT 536180b8688SMinghuan Lian 537180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000 538180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */ 539180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000 540180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */ 541180b8688SMinghuan Lian 542180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_BUS 0x00000000 543180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000 544180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */ 545180b8688SMinghuan Lian 546180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000 547180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000 548180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */ 549180b8688SMinghuan Lian 550180b8688SMinghuan Lian #ifdef CONFIG_PCI 551180b8688SMinghuan Lian #define CONFIG_PCI_PNP 552180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW 553180b8688SMinghuan Lian #define CONFIG_CMD_PCI 554180b8688SMinghuan Lian #endif 555180b8688SMinghuan Lian 556550e3dc0SWang Huan #define CONFIG_CMD_PING 557550e3dc0SWang Huan #define CONFIG_CMD_DHCP 558550e3dc0SWang Huan #define CONFIG_CMD_MII 559550e3dc0SWang Huan 560550e3dc0SWang Huan #define CONFIG_CMDLINE_TAG 561550e3dc0SWang Huan #define CONFIG_CMDLINE_EDITING 56286949c2bSAlison Wang 5631a2826f6SXiubo Li #define CONFIG_ARMV7_NONSEC 5641a2826f6SXiubo Li #define CONFIG_ARMV7_VIRT 5651a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN 566435acd83SMingkai Hu #define CONFIG_LAYERSCAPE_NS_ACCESS 5671a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR 0x01ee0200 5681a2826f6SXiubo Li #define CONFIG_TIMER_CLK_FREQ 12500000 5691a2826f6SXiubo Li 570550e3dc0SWang Huan #define CONFIG_HWCONFIG 57103c22449SZhuoyu Zhang #define HWCONFIG_BUFFER_SIZE 256 57203c22449SZhuoyu Zhang 57303c22449SZhuoyu Zhang #define CONFIG_FSL_DEVICE_DISABLE 574550e3dc0SWang Huan 575550e3dc0SWang Huan #define CONFIG_BOOTDELAY 3 576550e3dc0SWang Huan 577713bf94fSZhao Qiang #define CONFIG_SYS_QE_FW_ADDR 0x600c0000 57863e75fd7SZhao Qiang 5798fc2121aSAlison Wang #ifdef CONFIG_LPUART 5808fc2121aSAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 5818fc2121aSAlison Wang "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ 5828fc2121aSAlison Wang "fdt_high=0xcfffffff\0" \ 5838fc2121aSAlison Wang "initrd_high=0xcfffffff\0" \ 5848fc2121aSAlison Wang "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 5858fc2121aSAlison Wang #else 586550e3dc0SWang Huan #define CONFIG_EXTRA_ENV_SETTINGS \ 587550e3dc0SWang Huan "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 588550e3dc0SWang Huan "fdt_high=0xcfffffff\0" \ 589550e3dc0SWang Huan "initrd_high=0xcfffffff\0" \ 590550e3dc0SWang Huan "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 5918fc2121aSAlison Wang #endif 592550e3dc0SWang Huan 593550e3dc0SWang Huan /* 594550e3dc0SWang Huan * Miscellaneous configurable options 595550e3dc0SWang Huan */ 596550e3dc0SWang Huan #define CONFIG_SYS_LONGHELP /* undef to save memory */ 597550e3dc0SWang Huan #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 598550e3dc0SWang Huan #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 599550e3dc0SWang Huan #define CONFIG_AUTO_COMPLETE 600550e3dc0SWang Huan #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 601550e3dc0SWang Huan #define CONFIG_SYS_PBSIZE \ 602550e3dc0SWang Huan (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 603550e3dc0SWang Huan #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 604550e3dc0SWang Huan #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 605550e3dc0SWang Huan 606550e3dc0SWang Huan #define CONFIG_CMD_GREPENV 607550e3dc0SWang Huan #define CONFIG_CMD_MEMINFO 608550e3dc0SWang Huan #define CONFIG_CMD_MEMTEST 609550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_START 0x80000000 610550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_END 0x9fffffff 611550e3dc0SWang Huan 612550e3dc0SWang Huan #define CONFIG_SYS_LOAD_ADDR 0x82000000 613550e3dc0SWang Huan 614660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID 615660673afSXiubo Li 616550e3dc0SWang Huan /* 617550e3dc0SWang Huan * Stack sizes 618550e3dc0SWang Huan * The stack sizes are set up in start.S using the settings below 619550e3dc0SWang Huan */ 620550e3dc0SWang Huan #define CONFIG_STACKSIZE (30 * 1024) 621550e3dc0SWang Huan 622550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \ 623550e3dc0SWang Huan (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 624550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_ADDR \ 625550e3dc0SWang Huan (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 626550e3dc0SWang Huan 62786949c2bSAlison Wang #ifdef CONFIG_SPL_BUILD 62886949c2bSAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 62986949c2bSAlison Wang #else 630550e3dc0SWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 63186949c2bSAlison Wang #endif 632550e3dc0SWang Huan 633550e3dc0SWang Huan /* 634550e3dc0SWang Huan * Environment 635550e3dc0SWang Huan */ 636550e3dc0SWang Huan #define CONFIG_ENV_OVERWRITE 637550e3dc0SWang Huan 63886949c2bSAlison Wang #if defined(CONFIG_SD_BOOT) 63986949c2bSAlison Wang #define CONFIG_ENV_OFFSET 0x100000 64086949c2bSAlison Wang #define CONFIG_ENV_IS_IN_MMC 64186949c2bSAlison Wang #define CONFIG_SYS_MMC_ENV_DEV 0 64286949c2bSAlison Wang #define CONFIG_ENV_SIZE 0x2000 643d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT) 644d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH 645d612f0abSAlison Wang #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 646d612f0abSAlison Wang #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 647d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE 0x10000 6488ab967b6SAlison Wang #elif defined(CONFIG_NAND_BOOT) 6498ab967b6SAlison Wang #define CONFIG_ENV_IS_IN_NAND 6508ab967b6SAlison Wang #define CONFIG_ENV_SIZE 0x2000 6518ab967b6SAlison Wang #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 65286949c2bSAlison Wang #else 653550e3dc0SWang Huan #define CONFIG_ENV_IS_IN_FLASH 654550e3dc0SWang Huan #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 655550e3dc0SWang Huan #define CONFIG_ENV_SIZE 0x2000 656550e3dc0SWang Huan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 65786949c2bSAlison Wang #endif 658550e3dc0SWang Huan 659550e3dc0SWang Huan #define CONFIG_OF_LIBFDT 660550e3dc0SWang Huan #define CONFIG_OF_BOARD_SETUP 6616b6db0d5SScott Wood #define CONFIG_OF_STDOUT_VIA_ALIAS 662550e3dc0SWang Huan #define CONFIG_CMD_BOOTZ 663550e3dc0SWang Huan 6644ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R 6654ba4a095SRuchika Gupta 6664ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 6674ba4a095SRuchika Gupta #define CONFIG_CMD_HASH 6684ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL 6694ba4a095SRuchika Gupta 670ba474020SRuchika Gupta #ifdef CONFIG_SECURE_BOOT 671ba474020SRuchika Gupta #define CONFIG_CMD_BLOB 67298cb0efdSgaurav rana #include <asm/fsl_secure_boot.h> 673ba474020SRuchika Gupta #endif 674ba474020SRuchika Gupta 675550e3dc0SWang Huan #endif 676