1550e3dc0SWang Huan /* 2550e3dc0SWang Huan * Copyright 2014 Freescale Semiconductor, Inc. 3550e3dc0SWang Huan * 4550e3dc0SWang Huan * SPDX-License-Identifier: GPL-2.0+ 5550e3dc0SWang Huan */ 6550e3dc0SWang Huan 7550e3dc0SWang Huan #ifndef __CONFIG_H 8550e3dc0SWang Huan #define __CONFIG_H 9550e3dc0SWang Huan 10550e3dc0SWang Huan #include <config_cmd_default.h> 11550e3dc0SWang Huan 12550e3dc0SWang Huan #define CONFIG_LS102XA 13550e3dc0SWang Huan 14550e3dc0SWang Huan #define CONFIG_SYS_GENERIC_BOARD 15550e3dc0SWang Huan 16550e3dc0SWang Huan #define CONFIG_DISPLAY_CPUINFO 17550e3dc0SWang Huan #define CONFIG_DISPLAY_BOARDINFO 18550e3dc0SWang Huan 19550e3dc0SWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT 20550e3dc0SWang Huan #define CONFIG_BOARD_EARLY_INIT_F 21550e3dc0SWang Huan 22550e3dc0SWang Huan /* 23550e3dc0SWang Huan * Size of malloc() pool 24550e3dc0SWang Huan */ 25550e3dc0SWang Huan #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 26550e3dc0SWang Huan 27550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 28550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 29550e3dc0SWang Huan 30550e3dc0SWang Huan /* 31550e3dc0SWang Huan * Generic Timer Definitions 32550e3dc0SWang Huan */ 33550e3dc0SWang Huan #define GENERIC_TIMER_CLK 12500000 34550e3dc0SWang Huan 35550e3dc0SWang Huan #ifndef __ASSEMBLY__ 36550e3dc0SWang Huan unsigned long get_board_sys_clk(void); 37550e3dc0SWang Huan unsigned long get_board_ddr_clk(void); 38550e3dc0SWang Huan #endif 39550e3dc0SWang Huan 40550e3dc0SWang Huan #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 41550e3dc0SWang Huan #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 42550e3dc0SWang Huan 43550e3dc0SWang Huan #ifndef CONFIG_SYS_TEXT_BASE 44550e3dc0SWang Huan #define CONFIG_SYS_TEXT_BASE 0x67f80000 45550e3dc0SWang Huan #endif 46550e3dc0SWang Huan 47550e3dc0SWang Huan #define CONFIG_NR_DRAM_BANKS 1 48550e3dc0SWang Huan 49550e3dc0SWang Huan #define CONFIG_DDR_SPD 50550e3dc0SWang Huan #define SPD_EEPROM_ADDRESS 0x51 51550e3dc0SWang Huan #define CONFIG_SYS_SPD_BUS_NUM 0 52550e3dc0SWang Huan 53550e3dc0SWang Huan #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */ 54c7eae7fcSYork Sun #ifndef CONFIG_SYS_FSL_DDR4 55550e3dc0SWang Huan #define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */ 56c7eae7fcSYork Sun #define CONFIG_SYS_DDR_RAW_TIMING 57c7eae7fcSYork Sun #endif 58550e3dc0SWang Huan #define CONFIG_DIMM_SLOTS_PER_CTLR 1 59550e3dc0SWang Huan #define CONFIG_CHIP_SELECTS_PER_CTRL 4 60550e3dc0SWang Huan 61550e3dc0SWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 62550e3dc0SWang Huan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 63550e3dc0SWang Huan 64550e3dc0SWang Huan #define CONFIG_DDR_ECC 65550e3dc0SWang Huan #ifdef CONFIG_DDR_ECC 66550e3dc0SWang Huan #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 67550e3dc0SWang Huan #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 68550e3dc0SWang Huan #endif 69550e3dc0SWang Huan 70550e3dc0SWang Huan #define CONFIG_SYS_HAS_SERDES 71550e3dc0SWang Huan 72*4ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM /* Enable CAAM */ 73550e3dc0SWang Huan /* 74550e3dc0SWang Huan * IFC Definitions 75550e3dc0SWang Huan */ 76550e3dc0SWang Huan #define CONFIG_FSL_IFC 77550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE 0x60000000 78550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 79550e3dc0SWang Huan 80550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 81550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 82550e3dc0SWang Huan CSPR_PORT_SIZE_16 | \ 83550e3dc0SWang Huan CSPR_MSEL_NOR | \ 84550e3dc0SWang Huan CSPR_V) 85550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR_EXT (0x0) 86550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 87550e3dc0SWang Huan + 0x8000000) | \ 88550e3dc0SWang Huan CSPR_PORT_SIZE_16 | \ 89550e3dc0SWang Huan CSPR_MSEL_NOR | \ 90550e3dc0SWang Huan CSPR_V) 91550e3dc0SWang Huan #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 92550e3dc0SWang Huan 93550e3dc0SWang Huan #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 94550e3dc0SWang Huan CSOR_NOR_TRHZ_80) 95550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 96550e3dc0SWang Huan FTIM0_NOR_TEADC(0x5) | \ 97550e3dc0SWang Huan FTIM0_NOR_TEAHC(0x5)) 98550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 99550e3dc0SWang Huan FTIM1_NOR_TRAD_NOR(0x1a) | \ 100550e3dc0SWang Huan FTIM1_NOR_TSEQRAD_NOR(0x13)) 101550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 102550e3dc0SWang Huan FTIM2_NOR_TCH(0x4) | \ 103550e3dc0SWang Huan FTIM2_NOR_TWPH(0xe) | \ 104550e3dc0SWang Huan FTIM2_NOR_TWP(0x1c)) 105550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM3 0 106550e3dc0SWang Huan 107550e3dc0SWang Huan #define CONFIG_FLASH_CFI_DRIVER 108550e3dc0SWang Huan #define CONFIG_SYS_FLASH_CFI 109550e3dc0SWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 110550e3dc0SWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST 111550e3dc0SWang Huan #define CONFIG_FLASH_SHOW_PROGRESS 45 112550e3dc0SWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 113550e3dc0SWang Huan 114550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 115550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 116550e3dc0SWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 117550e3dc0SWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 118550e3dc0SWang Huan 119550e3dc0SWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO 120550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \ 121550e3dc0SWang Huan CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000} 122550e3dc0SWang Huan 123550e3dc0SWang Huan /* 124550e3dc0SWang Huan * NAND Flash Definitions 125550e3dc0SWang Huan */ 126550e3dc0SWang Huan #define CONFIG_NAND_FSL_IFC 127550e3dc0SWang Huan 128550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE 0x7e800000 129550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 130550e3dc0SWang Huan 131550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 132550e3dc0SWang Huan 133550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 134550e3dc0SWang Huan | CSPR_PORT_SIZE_8 \ 135550e3dc0SWang Huan | CSPR_MSEL_NAND \ 136550e3dc0SWang Huan | CSPR_V) 137550e3dc0SWang Huan #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 138550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 139550e3dc0SWang Huan | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 140550e3dc0SWang Huan | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 141550e3dc0SWang Huan | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ 142550e3dc0SWang Huan | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 143550e3dc0SWang Huan | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \ 144550e3dc0SWang Huan | CSOR_NAND_PB(64)) /* 64 Pages Per Block */ 145550e3dc0SWang Huan 146550e3dc0SWang Huan #define CONFIG_SYS_NAND_ONFI_DETECTION 147550e3dc0SWang Huan 148550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \ 149550e3dc0SWang Huan FTIM0_NAND_TWP(0x18) | \ 150550e3dc0SWang Huan FTIM0_NAND_TWCHT(0x7) | \ 151550e3dc0SWang Huan FTIM0_NAND_TWH(0xa)) 152550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 153550e3dc0SWang Huan FTIM1_NAND_TWBE(0x39) | \ 154550e3dc0SWang Huan FTIM1_NAND_TRR(0xe) | \ 155550e3dc0SWang Huan FTIM1_NAND_TRP(0x18)) 156550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \ 157550e3dc0SWang Huan FTIM2_NAND_TREH(0xa) | \ 158550e3dc0SWang Huan FTIM2_NAND_TWHRE(0x1e)) 159550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM3 0x0 160550e3dc0SWang Huan 161550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 162550e3dc0SWang Huan #define CONFIG_SYS_MAX_NAND_DEVICE 1 163550e3dc0SWang Huan #define CONFIG_MTD_NAND_VERIFY_WRITE 164550e3dc0SWang Huan #define CONFIG_CMD_NAND 165550e3dc0SWang Huan 166550e3dc0SWang Huan #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 167550e3dc0SWang Huan 168550e3dc0SWang Huan /* 169550e3dc0SWang Huan * QIXIS Definitions 170550e3dc0SWang Huan */ 171550e3dc0SWang Huan #define CONFIG_FSL_QIXIS 172550e3dc0SWang Huan 173550e3dc0SWang Huan #ifdef CONFIG_FSL_QIXIS 174550e3dc0SWang Huan #define QIXIS_BASE 0x7fb00000 175550e3dc0SWang Huan #define QIXIS_BASE_PHYS QIXIS_BASE 176550e3dc0SWang Huan #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 177550e3dc0SWang Huan #define QIXIS_LBMAP_SWITCH 6 178550e3dc0SWang Huan #define QIXIS_LBMAP_MASK 0x0f 179550e3dc0SWang Huan #define QIXIS_LBMAP_SHIFT 0 180550e3dc0SWang Huan #define QIXIS_LBMAP_DFLTBANK 0x00 181550e3dc0SWang Huan #define QIXIS_LBMAP_ALTBANK 0x04 182550e3dc0SWang Huan #define QIXIS_RST_CTL_RESET 0x44 183550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 184550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 185550e3dc0SWang Huan #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 186550e3dc0SWang Huan 187550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 188550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \ 189550e3dc0SWang Huan CSPR_PORT_SIZE_8 | \ 190550e3dc0SWang Huan CSPR_MSEL_GPCM | \ 191550e3dc0SWang Huan CSPR_V) 192550e3dc0SWang Huan #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 193550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 194550e3dc0SWang Huan CSOR_NOR_NOR_MODE_AVD_NOR | \ 195550e3dc0SWang Huan CSOR_NOR_TRHZ_80) 196550e3dc0SWang Huan 197550e3dc0SWang Huan /* 198550e3dc0SWang Huan * QIXIS Timing parameters for IFC GPCM 199550e3dc0SWang Huan */ 200550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \ 201550e3dc0SWang Huan FTIM0_GPCM_TEADC(0xe) | \ 202550e3dc0SWang Huan FTIM0_GPCM_TEAHC(0xe)) 203550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \ 204550e3dc0SWang Huan FTIM1_GPCM_TRAD(0x1f)) 205550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \ 206550e3dc0SWang Huan FTIM2_GPCM_TCH(0xe) | \ 207550e3dc0SWang Huan FTIM2_GPCM_TWP(0xf0)) 208550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM3 0x0 209550e3dc0SWang Huan #endif 210550e3dc0SWang Huan 211550e3dc0SWang Huan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 212550e3dc0SWang Huan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 213550e3dc0SWang Huan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 214550e3dc0SWang Huan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 215550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 216550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 217550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 218550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 219550e3dc0SWang Huan #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 220550e3dc0SWang Huan #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 221550e3dc0SWang Huan #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 222550e3dc0SWang Huan #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 223550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 224550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 225550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 226550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 227550e3dc0SWang Huan #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 228550e3dc0SWang Huan #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 229550e3dc0SWang Huan #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 230550e3dc0SWang Huan #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 231550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 232550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 233550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 234550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 235550e3dc0SWang Huan #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 236550e3dc0SWang Huan #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 237550e3dc0SWang Huan #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 238550e3dc0SWang Huan #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 239550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 240550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 241550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 242550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 243550e3dc0SWang Huan 244550e3dc0SWang Huan /* 245550e3dc0SWang Huan * Serial Port 246550e3dc0SWang Huan */ 247550e3dc0SWang Huan #define CONFIG_CONS_INDEX 1 248550e3dc0SWang Huan #define CONFIG_SYS_NS16550 249550e3dc0SWang Huan #define CONFIG_SYS_NS16550_SERIAL 250550e3dc0SWang Huan #define CONFIG_SYS_NS16550_REG_SIZE 1 251550e3dc0SWang Huan #define CONFIG_SYS_NS16550_CLK get_serial_clock() 252550e3dc0SWang Huan 253550e3dc0SWang Huan #define CONFIG_BAUDRATE 115200 254550e3dc0SWang Huan 255550e3dc0SWang Huan /* 256550e3dc0SWang Huan * I2C 257550e3dc0SWang Huan */ 258550e3dc0SWang Huan #define CONFIG_CMD_I2C 259550e3dc0SWang Huan #define CONFIG_SYS_I2C 260550e3dc0SWang Huan #define CONFIG_SYS_I2C_MXC 261550e3dc0SWang Huan 262550e3dc0SWang Huan /* 263550e3dc0SWang Huan * I2C bus multiplexer 264550e3dc0SWang Huan */ 265550e3dc0SWang Huan #define I2C_MUX_PCA_ADDR_PRI 0x77 266550e3dc0SWang Huan #define I2C_MUX_CH_DEFAULT 0x8 267550e3dc0SWang Huan 268550e3dc0SWang Huan /* 269550e3dc0SWang Huan * MMC 270550e3dc0SWang Huan */ 271550e3dc0SWang Huan #define CONFIG_MMC 272550e3dc0SWang Huan #define CONFIG_CMD_MMC 273550e3dc0SWang Huan #define CONFIG_FSL_ESDHC 274550e3dc0SWang Huan #define CONFIG_GENERIC_MMC 275550e3dc0SWang Huan 276550e3dc0SWang Huan /* 277550e3dc0SWang Huan * eTSEC 278550e3dc0SWang Huan */ 279550e3dc0SWang Huan #define CONFIG_TSEC_ENET 280550e3dc0SWang Huan 281550e3dc0SWang Huan #ifdef CONFIG_TSEC_ENET 282550e3dc0SWang Huan #define CONFIG_MII 283550e3dc0SWang Huan #define CONFIG_MII_DEFAULT_TSEC 3 284550e3dc0SWang Huan #define CONFIG_TSEC1 1 285550e3dc0SWang Huan #define CONFIG_TSEC1_NAME "eTSEC1" 286550e3dc0SWang Huan #define CONFIG_TSEC2 1 287550e3dc0SWang Huan #define CONFIG_TSEC2_NAME "eTSEC2" 288550e3dc0SWang Huan #define CONFIG_TSEC3 1 289550e3dc0SWang Huan #define CONFIG_TSEC3_NAME "eTSEC3" 290550e3dc0SWang Huan 291550e3dc0SWang Huan #define TSEC1_PHY_ADDR 1 292550e3dc0SWang Huan #define TSEC2_PHY_ADDR 2 293550e3dc0SWang Huan #define TSEC3_PHY_ADDR 3 294550e3dc0SWang Huan 295550e3dc0SWang Huan #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 296550e3dc0SWang Huan #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 297550e3dc0SWang Huan #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 298550e3dc0SWang Huan 299550e3dc0SWang Huan #define TSEC1_PHYIDX 0 300550e3dc0SWang Huan #define TSEC2_PHYIDX 0 301550e3dc0SWang Huan #define TSEC3_PHYIDX 0 302550e3dc0SWang Huan 303550e3dc0SWang Huan #define CONFIG_ETHPRIME "eTSEC1" 304550e3dc0SWang Huan 305550e3dc0SWang Huan #define CONFIG_PHY_GIGE 306550e3dc0SWang Huan #define CONFIG_PHYLIB 307550e3dc0SWang Huan #define CONFIG_PHY_REALTEK 308550e3dc0SWang Huan 309550e3dc0SWang Huan #define CONFIG_HAS_ETH0 310550e3dc0SWang Huan #define CONFIG_HAS_ETH1 311550e3dc0SWang Huan #define CONFIG_HAS_ETH2 312550e3dc0SWang Huan 313550e3dc0SWang Huan #define CONFIG_FSL_SGMII_RISER 1 314550e3dc0SWang Huan #define SGMII_RISER_PHY_OFFSET 0x1b 315550e3dc0SWang Huan 316550e3dc0SWang Huan #ifdef CONFIG_FSL_SGMII_RISER 317550e3dc0SWang Huan #define CONFIG_SYS_TBIPA_VALUE 8 318550e3dc0SWang Huan #endif 319550e3dc0SWang Huan 320550e3dc0SWang Huan #endif 321550e3dc0SWang Huan #define CONFIG_CMD_PING 322550e3dc0SWang Huan #define CONFIG_CMD_DHCP 323550e3dc0SWang Huan #define CONFIG_CMD_MII 324550e3dc0SWang Huan #define CONFIG_CMD_NET 325550e3dc0SWang Huan 326550e3dc0SWang Huan #define CONFIG_CMDLINE_TAG 327550e3dc0SWang Huan #define CONFIG_CMDLINE_EDITING 328550e3dc0SWang Huan #define CONFIG_CMD_IMLS 329550e3dc0SWang Huan 330550e3dc0SWang Huan #define CONFIG_HWCONFIG 331550e3dc0SWang Huan #define HWCONFIG_BUFFER_SIZE 128 332550e3dc0SWang Huan 333550e3dc0SWang Huan #define CONFIG_BOOTDELAY 3 334550e3dc0SWang Huan 335550e3dc0SWang Huan #define CONFIG_EXTRA_ENV_SETTINGS \ 336550e3dc0SWang Huan "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 337550e3dc0SWang Huan "fdt_high=0xcfffffff\0" \ 338550e3dc0SWang Huan "initrd_high=0xcfffffff\0" \ 339550e3dc0SWang Huan "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 340550e3dc0SWang Huan 341550e3dc0SWang Huan /* 342550e3dc0SWang Huan * Miscellaneous configurable options 343550e3dc0SWang Huan */ 344550e3dc0SWang Huan #define CONFIG_SYS_LONGHELP /* undef to save memory */ 345550e3dc0SWang Huan #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ 346550e3dc0SWang Huan #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 347550e3dc0SWang Huan #define CONFIG_SYS_PROMPT "=> " 348550e3dc0SWang Huan #define CONFIG_AUTO_COMPLETE 349550e3dc0SWang Huan #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 350550e3dc0SWang Huan #define CONFIG_SYS_PBSIZE \ 351550e3dc0SWang Huan (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 352550e3dc0SWang Huan #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 353550e3dc0SWang Huan #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 354550e3dc0SWang Huan 355550e3dc0SWang Huan #define CONFIG_CMD_ENV_EXISTS 356550e3dc0SWang Huan #define CONFIG_CMD_GREPENV 357550e3dc0SWang Huan #define CONFIG_CMD_MEMINFO 358550e3dc0SWang Huan #define CONFIG_CMD_MEMTEST 359550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_START 0x80000000 360550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_END 0x9fffffff 361550e3dc0SWang Huan 362550e3dc0SWang Huan #define CONFIG_SYS_LOAD_ADDR 0x82000000 363550e3dc0SWang Huan #define CONFIG_SYS_HZ 1000 364550e3dc0SWang Huan 365550e3dc0SWang Huan /* 366550e3dc0SWang Huan * Stack sizes 367550e3dc0SWang Huan * The stack sizes are set up in start.S using the settings below 368550e3dc0SWang Huan */ 369550e3dc0SWang Huan #define CONFIG_STACKSIZE (30 * 1024) 370550e3dc0SWang Huan 371550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \ 372550e3dc0SWang Huan (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 373550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_ADDR \ 374550e3dc0SWang Huan (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 375550e3dc0SWang Huan 376550e3dc0SWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 377550e3dc0SWang Huan 378550e3dc0SWang Huan /* 379550e3dc0SWang Huan * Environment 380550e3dc0SWang Huan */ 381550e3dc0SWang Huan #define CONFIG_ENV_OVERWRITE 382550e3dc0SWang Huan 383550e3dc0SWang Huan #define CONFIG_ENV_IS_IN_FLASH 384550e3dc0SWang Huan #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 385550e3dc0SWang Huan #define CONFIG_ENV_SIZE 0x2000 386550e3dc0SWang Huan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 387550e3dc0SWang Huan 388550e3dc0SWang Huan #define CONFIG_OF_LIBFDT 389550e3dc0SWang Huan #define CONFIG_OF_BOARD_SETUP 390550e3dc0SWang Huan #define CONFIG_CMD_BOOTZ 391550e3dc0SWang Huan 392*4ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R 393*4ba4a095SRuchika Gupta 394*4ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 395*4ba4a095SRuchika Gupta #define CONFIG_CMD_HASH 396*4ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL 397*4ba4a095SRuchika Gupta 398550e3dc0SWang Huan #endif 399