1550e3dc0SWang Huan /* 2550e3dc0SWang Huan * Copyright 2014 Freescale Semiconductor, Inc. 3550e3dc0SWang Huan * 4550e3dc0SWang Huan * SPDX-License-Identifier: GPL-2.0+ 5550e3dc0SWang Huan */ 6550e3dc0SWang Huan 7550e3dc0SWang Huan #ifndef __CONFIG_H 8550e3dc0SWang Huan #define __CONFIG_H 9550e3dc0SWang Huan 10550e3dc0SWang Huan #define CONFIG_LS102XA 11550e3dc0SWang Huan 12340848b1SWang Dongsheng #define CONFIG_ARMV7_PSCI 13aeb901f2SHongbo Zhang #define CONFIG_ARMV7_PSCI_1_0 14dbf38aabSChen-Yu Tsai #define CONFIG_ARMV7_PSCI_NR_CPUS CONFIG_MAX_CPUS 15340848b1SWang Dongsheng 16*3288628aSHongbo Zhang #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR 17*3288628aSHongbo Zhang 1818fb0e3cSGong Qianyu #define CONFIG_SYS_FSL_CLK 19550e3dc0SWang Huan 20550e3dc0SWang Huan #define CONFIG_DISPLAY_CPUINFO 21550e3dc0SWang Huan #define CONFIG_DISPLAY_BOARDINFO 22550e3dc0SWang Huan 23550e3dc0SWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT 24550e3dc0SWang Huan #define CONFIG_BOARD_EARLY_INIT_F 25550e3dc0SWang Huan 2641ba57d0Stang yuantian #define CONFIG_DEEP_SLEEP 2741ba57d0Stang yuantian #if defined(CONFIG_DEEP_SLEEP) 2841ba57d0Stang yuantian #define CONFIG_SILENT_CONSOLE 2941ba57d0Stang yuantian #endif 3041ba57d0Stang yuantian 31550e3dc0SWang Huan /* 32550e3dc0SWang Huan * Size of malloc() pool 33550e3dc0SWang Huan */ 34550e3dc0SWang Huan #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 35550e3dc0SWang Huan 36550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 37550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 38550e3dc0SWang Huan 39550e3dc0SWang Huan /* 40550e3dc0SWang Huan * Generic Timer Definitions 41550e3dc0SWang Huan */ 42550e3dc0SWang Huan #define GENERIC_TIMER_CLK 12500000 43550e3dc0SWang Huan 44550e3dc0SWang Huan #ifndef __ASSEMBLY__ 45550e3dc0SWang Huan unsigned long get_board_sys_clk(void); 46550e3dc0SWang Huan unsigned long get_board_ddr_clk(void); 47550e3dc0SWang Huan #endif 48550e3dc0SWang Huan 4970097027SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 50d612f0abSAlison Wang #define CONFIG_SYS_CLK_FREQ 100000000 51d612f0abSAlison Wang #define CONFIG_DDR_CLK_FREQ 100000000 52d612f0abSAlison Wang #define CONFIG_QIXIS_I2C_ACCESS 53d612f0abSAlison Wang #else 54550e3dc0SWang Huan #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 55550e3dc0SWang Huan #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 56d612f0abSAlison Wang #endif 57550e3dc0SWang Huan 5886949c2bSAlison Wang #ifdef CONFIG_RAMBOOT_PBL 5986949c2bSAlison Wang #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg 6086949c2bSAlison Wang #endif 6186949c2bSAlison Wang 6286949c2bSAlison Wang #ifdef CONFIG_SD_BOOT 6370097027SAlison Wang #ifdef CONFIG_SD_BOOT_QSPI 6470097027SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW \ 6570097027SAlison Wang board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg 6670097027SAlison Wang #else 6770097027SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW \ 6870097027SAlison Wang board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg 6970097027SAlison Wang #endif 7086949c2bSAlison Wang #define CONFIG_SPL_FRAMEWORK 7186949c2bSAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 7286949c2bSAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT 7386949c2bSAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT 7486949c2bSAlison Wang #define CONFIG_SPL_ENV_SUPPORT 7586949c2bSAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 7686949c2bSAlison Wang #define CONFIG_SPL_I2C_SUPPORT 7786949c2bSAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT 7886949c2bSAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT 7986949c2bSAlison Wang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 8086949c2bSAlison Wang #define CONFIG_SPL_MMC_SUPPORT 8186949c2bSAlison Wang #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8 827ee52af4SAlison Wang #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x600 8386949c2bSAlison Wang 8486949c2bSAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 8586949c2bSAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 8686949c2bSAlison Wang #define CONFIG_SPL_STACK 0x1001d000 8786949c2bSAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 8886949c2bSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 8986949c2bSAlison Wang 9041ba57d0Stang yuantian #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 9141ba57d0Stang yuantian CONFIG_SYS_MONITOR_LEN) 9286949c2bSAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 9386949c2bSAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 9486949c2bSAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 957ee52af4SAlison Wang #define CONFIG_SYS_MONITOR_LEN 0xc0000 9686949c2bSAlison Wang #endif 9786949c2bSAlison Wang 98d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 99d612f0abSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x40010000 10070097027SAlison Wang #endif 10170097027SAlison Wang 10270097027SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 103d612f0abSAlison Wang #define CONFIG_SYS_NO_FLASH 104d612f0abSAlison Wang #endif 105d612f0abSAlison Wang 1068ab967b6SAlison Wang #ifdef CONFIG_NAND_BOOT 1078ab967b6SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg 1088ab967b6SAlison Wang #define CONFIG_SPL_FRAMEWORK 1098ab967b6SAlison Wang #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 1108ab967b6SAlison Wang #define CONFIG_SPL_LIBCOMMON_SUPPORT 1118ab967b6SAlison Wang #define CONFIG_SPL_LIBGENERIC_SUPPORT 1128ab967b6SAlison Wang #define CONFIG_SPL_ENV_SUPPORT 1138ab967b6SAlison Wang #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 1148ab967b6SAlison Wang #define CONFIG_SPL_I2C_SUPPORT 1158ab967b6SAlison Wang #define CONFIG_SPL_WATCHDOG_SUPPORT 1168ab967b6SAlison Wang #define CONFIG_SPL_SERIAL_SUPPORT 1178ab967b6SAlison Wang #define CONFIG_SPL_NAND_SUPPORT 1188ab967b6SAlison Wang #define CONFIG_SPL_DRIVERS_MISC_SUPPORT 1198ab967b6SAlison Wang 1208ab967b6SAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 1218ab967b6SAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 1228ab967b6SAlison Wang #define CONFIG_SPL_STACK 0x1001d000 1238ab967b6SAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 1248ab967b6SAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 1258ab967b6SAlison Wang 1268ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10) 1278ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO 1288ab967b6SAlison Wang #define CONFIG_SYS_NAND_PAGE_SIZE 2048 1298ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 1308ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 1318ab967b6SAlison Wang 1328ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 1338ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 1348ab967b6SAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 1358ab967b6SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 1368ab967b6SAlison Wang #define CONFIG_SYS_MONITOR_LEN 0x80000 1378ab967b6SAlison Wang #endif 1388ab967b6SAlison Wang 139550e3dc0SWang Huan #ifndef CONFIG_SYS_TEXT_BASE 1401c69a51cSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x60100000 141550e3dc0SWang Huan #endif 142550e3dc0SWang Huan 143550e3dc0SWang Huan #define CONFIG_NR_DRAM_BANKS 1 144550e3dc0SWang Huan 145550e3dc0SWang Huan #define CONFIG_DDR_SPD 146550e3dc0SWang Huan #define SPD_EEPROM_ADDRESS 0x51 147550e3dc0SWang Huan #define CONFIG_SYS_SPD_BUS_NUM 0 148550e3dc0SWang Huan 149550e3dc0SWang Huan #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */ 150c7eae7fcSYork Sun #ifndef CONFIG_SYS_FSL_DDR4 151550e3dc0SWang Huan #define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */ 152c7eae7fcSYork Sun #define CONFIG_SYS_DDR_RAW_TIMING 153c7eae7fcSYork Sun #endif 154550e3dc0SWang Huan #define CONFIG_DIMM_SLOTS_PER_CTLR 1 155550e3dc0SWang Huan #define CONFIG_CHIP_SELECTS_PER_CTRL 4 156550e3dc0SWang Huan 157550e3dc0SWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 158550e3dc0SWang Huan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 159550e3dc0SWang Huan 160550e3dc0SWang Huan #define CONFIG_DDR_ECC 161550e3dc0SWang Huan #ifdef CONFIG_DDR_ECC 162550e3dc0SWang Huan #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 163550e3dc0SWang Huan #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 164550e3dc0SWang Huan #endif 165550e3dc0SWang Huan 166550e3dc0SWang Huan #define CONFIG_SYS_HAS_SERDES 167550e3dc0SWang Huan 1684ba4a095SRuchika Gupta #define CONFIG_FSL_CAAM /* Enable CAAM */ 16963e75fd7SZhao Qiang 1704c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \ 1714c59ab9cSAlison Wang !defined(CONFIG_QSPI_BOOT) 17263e75fd7SZhao Qiang #define CONFIG_U_QE 17363e75fd7SZhao Qiang #endif 17463e75fd7SZhao Qiang 175550e3dc0SWang Huan /* 176550e3dc0SWang Huan * IFC Definitions 177550e3dc0SWang Huan */ 17870097027SAlison Wang #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 179550e3dc0SWang Huan #define CONFIG_FSL_IFC 180550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE 0x60000000 181550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 182550e3dc0SWang Huan 183550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 184550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 185550e3dc0SWang Huan CSPR_PORT_SIZE_16 | \ 186550e3dc0SWang Huan CSPR_MSEL_NOR | \ 187550e3dc0SWang Huan CSPR_V) 188550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR_EXT (0x0) 189550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 190550e3dc0SWang Huan + 0x8000000) | \ 191550e3dc0SWang Huan CSPR_PORT_SIZE_16 | \ 192550e3dc0SWang Huan CSPR_MSEL_NOR | \ 193550e3dc0SWang Huan CSPR_V) 194550e3dc0SWang Huan #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 195550e3dc0SWang Huan 196550e3dc0SWang Huan #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 197550e3dc0SWang Huan CSOR_NOR_TRHZ_80) 198550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 199550e3dc0SWang Huan FTIM0_NOR_TEADC(0x5) | \ 200550e3dc0SWang Huan FTIM0_NOR_TEAHC(0x5)) 201550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 202550e3dc0SWang Huan FTIM1_NOR_TRAD_NOR(0x1a) | \ 203550e3dc0SWang Huan FTIM1_NOR_TSEQRAD_NOR(0x13)) 204550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 205550e3dc0SWang Huan FTIM2_NOR_TCH(0x4) | \ 206550e3dc0SWang Huan FTIM2_NOR_TWPH(0xe) | \ 207550e3dc0SWang Huan FTIM2_NOR_TWP(0x1c)) 208550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM3 0 209550e3dc0SWang Huan 210550e3dc0SWang Huan #define CONFIG_FLASH_CFI_DRIVER 211550e3dc0SWang Huan #define CONFIG_SYS_FLASH_CFI 212550e3dc0SWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 213550e3dc0SWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST 214550e3dc0SWang Huan #define CONFIG_FLASH_SHOW_PROGRESS 45 215550e3dc0SWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 216272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA 217550e3dc0SWang Huan 218550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 219550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 220550e3dc0SWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 221550e3dc0SWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 222550e3dc0SWang Huan 223550e3dc0SWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO 224550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \ 225550e3dc0SWang Huan CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000} 226550e3dc0SWang Huan 227550e3dc0SWang Huan /* 228550e3dc0SWang Huan * NAND Flash Definitions 229550e3dc0SWang Huan */ 230550e3dc0SWang Huan #define CONFIG_NAND_FSL_IFC 231550e3dc0SWang Huan 232550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE 0x7e800000 233550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 234550e3dc0SWang Huan 235550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 236550e3dc0SWang Huan 237550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 238550e3dc0SWang Huan | CSPR_PORT_SIZE_8 \ 239550e3dc0SWang Huan | CSPR_MSEL_NAND \ 240550e3dc0SWang Huan | CSPR_V) 241550e3dc0SWang Huan #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 242550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 243550e3dc0SWang Huan | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 244550e3dc0SWang Huan | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 245550e3dc0SWang Huan | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ 246550e3dc0SWang Huan | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 247550e3dc0SWang Huan | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \ 248550e3dc0SWang Huan | CSOR_NAND_PB(64)) /* 64 Pages Per Block */ 249550e3dc0SWang Huan 250550e3dc0SWang Huan #define CONFIG_SYS_NAND_ONFI_DETECTION 251550e3dc0SWang Huan 252550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \ 253550e3dc0SWang Huan FTIM0_NAND_TWP(0x18) | \ 254550e3dc0SWang Huan FTIM0_NAND_TWCHT(0x7) | \ 255550e3dc0SWang Huan FTIM0_NAND_TWH(0xa)) 256550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 257550e3dc0SWang Huan FTIM1_NAND_TWBE(0x39) | \ 258550e3dc0SWang Huan FTIM1_NAND_TRR(0xe) | \ 259550e3dc0SWang Huan FTIM1_NAND_TRP(0x18)) 260550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \ 261550e3dc0SWang Huan FTIM2_NAND_TREH(0xa) | \ 262550e3dc0SWang Huan FTIM2_NAND_TWHRE(0x1e)) 263550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM3 0x0 264550e3dc0SWang Huan 265550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 266550e3dc0SWang Huan #define CONFIG_SYS_MAX_NAND_DEVICE 1 267550e3dc0SWang Huan #define CONFIG_CMD_NAND 268550e3dc0SWang Huan 269550e3dc0SWang Huan #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 270d612f0abSAlison Wang #endif 271550e3dc0SWang Huan 272550e3dc0SWang Huan /* 273550e3dc0SWang Huan * QIXIS Definitions 274550e3dc0SWang Huan */ 275550e3dc0SWang Huan #define CONFIG_FSL_QIXIS 276550e3dc0SWang Huan 277550e3dc0SWang Huan #ifdef CONFIG_FSL_QIXIS 278550e3dc0SWang Huan #define QIXIS_BASE 0x7fb00000 279550e3dc0SWang Huan #define QIXIS_BASE_PHYS QIXIS_BASE 280550e3dc0SWang Huan #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 281550e3dc0SWang Huan #define QIXIS_LBMAP_SWITCH 6 282550e3dc0SWang Huan #define QIXIS_LBMAP_MASK 0x0f 283550e3dc0SWang Huan #define QIXIS_LBMAP_SHIFT 0 284550e3dc0SWang Huan #define QIXIS_LBMAP_DFLTBANK 0x00 285550e3dc0SWang Huan #define QIXIS_LBMAP_ALTBANK 0x04 286aeb901f2SHongbo Zhang #define QIXIS_PWR_CTL 0x21 287aeb901f2SHongbo Zhang #define QIXIS_PWR_CTL_POWEROFF 0x80 288550e3dc0SWang Huan #define QIXIS_RST_CTL_RESET 0x44 289550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 290550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 291550e3dc0SWang Huan #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 292550e3dc0SWang Huan 293550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 294550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \ 295550e3dc0SWang Huan CSPR_PORT_SIZE_8 | \ 296550e3dc0SWang Huan CSPR_MSEL_GPCM | \ 297550e3dc0SWang Huan CSPR_V) 298550e3dc0SWang Huan #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 299550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 300550e3dc0SWang Huan CSOR_NOR_NOR_MODE_AVD_NOR | \ 301550e3dc0SWang Huan CSOR_NOR_TRHZ_80) 302550e3dc0SWang Huan 303550e3dc0SWang Huan /* 304550e3dc0SWang Huan * QIXIS Timing parameters for IFC GPCM 305550e3dc0SWang Huan */ 306550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \ 307550e3dc0SWang Huan FTIM0_GPCM_TEADC(0xe) | \ 308550e3dc0SWang Huan FTIM0_GPCM_TEAHC(0xe)) 309550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \ 310550e3dc0SWang Huan FTIM1_GPCM_TRAD(0x1f)) 311550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \ 312550e3dc0SWang Huan FTIM2_GPCM_TCH(0xe) | \ 313550e3dc0SWang Huan FTIM2_GPCM_TWP(0xf0)) 314550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM3 0x0 315550e3dc0SWang Huan #endif 316550e3dc0SWang Huan 3178ab967b6SAlison Wang #if defined(CONFIG_NAND_BOOT) 3188ab967b6SAlison Wang #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 3198ab967b6SAlison Wang #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 3208ab967b6SAlison Wang #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 3218ab967b6SAlison Wang #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 3228ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 3238ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 3248ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 3258ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 3268ab967b6SAlison Wang #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 3278ab967b6SAlison Wang #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 3288ab967b6SAlison Wang #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 3298ab967b6SAlison Wang #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 3308ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 3318ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 3328ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 3338ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 3348ab967b6SAlison Wang #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 3358ab967b6SAlison Wang #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 3368ab967b6SAlison Wang #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 3378ab967b6SAlison Wang #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 3388ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 3398ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 3408ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 3418ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 3428ab967b6SAlison Wang #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 3438ab967b6SAlison Wang #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 3448ab967b6SAlison Wang #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 3458ab967b6SAlison Wang #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 3468ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 3478ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 3488ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 3498ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 3508ab967b6SAlison Wang #else 351550e3dc0SWang Huan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 352550e3dc0SWang Huan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 353550e3dc0SWang Huan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 354550e3dc0SWang Huan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 355550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 356550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 357550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 358550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 359550e3dc0SWang Huan #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 360550e3dc0SWang Huan #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 361550e3dc0SWang Huan #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 362550e3dc0SWang Huan #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 363550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 364550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 365550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 366550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 367550e3dc0SWang Huan #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 368550e3dc0SWang Huan #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 369550e3dc0SWang Huan #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 370550e3dc0SWang Huan #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 371550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 372550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 373550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 374550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 375550e3dc0SWang Huan #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 376550e3dc0SWang Huan #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 377550e3dc0SWang Huan #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 378550e3dc0SWang Huan #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 379550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 380550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 381550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 382550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 3838ab967b6SAlison Wang #endif 384550e3dc0SWang Huan 385550e3dc0SWang Huan /* 386550e3dc0SWang Huan * Serial Port 387550e3dc0SWang Huan */ 3888fc2121aSAlison Wang #ifdef CONFIG_LPUART 3898fc2121aSAlison Wang #define CONFIG_LPUART_32B_REG 3908fc2121aSAlison Wang #else 391550e3dc0SWang Huan #define CONFIG_CONS_INDEX 1 392550e3dc0SWang Huan #define CONFIG_SYS_NS16550_SERIAL 393d83b47b7SYork Sun #ifndef CONFIG_DM_SERIAL 394550e3dc0SWang Huan #define CONFIG_SYS_NS16550_REG_SIZE 1 395d83b47b7SYork Sun #endif 396550e3dc0SWang Huan #define CONFIG_SYS_NS16550_CLK get_serial_clock() 3978fc2121aSAlison Wang #endif 398550e3dc0SWang Huan 399550e3dc0SWang Huan #define CONFIG_BAUDRATE 115200 400550e3dc0SWang Huan 401550e3dc0SWang Huan /* 402550e3dc0SWang Huan * I2C 403550e3dc0SWang Huan */ 404550e3dc0SWang Huan #define CONFIG_SYS_I2C 405550e3dc0SWang Huan #define CONFIG_SYS_I2C_MXC 40603544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 40703544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 408f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 409550e3dc0SWang Huan 410550e3dc0SWang Huan /* 411550e3dc0SWang Huan * I2C bus multiplexer 412550e3dc0SWang Huan */ 413550e3dc0SWang Huan #define I2C_MUX_PCA_ADDR_PRI 0x77 414550e3dc0SWang Huan #define I2C_MUX_CH_DEFAULT 0x8 415dd04832dSXiubo Li #define I2C_MUX_CH_CH7301 0xC 416550e3dc0SWang Huan 417550e3dc0SWang Huan /* 418550e3dc0SWang Huan * MMC 419550e3dc0SWang Huan */ 420550e3dc0SWang Huan #define CONFIG_MMC 421550e3dc0SWang Huan #define CONFIG_FSL_ESDHC 422550e3dc0SWang Huan #define CONFIG_GENERIC_MMC 423550e3dc0SWang Huan 4248251ed23SAlison Wang #define CONFIG_DOS_PARTITION 4258251ed23SAlison Wang 426e5493d4eSHaikun Wang /* SPI */ 42770097027SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 428e5493d4eSHaikun Wang /* QSPI */ 429d612f0abSAlison Wang #define QSPI0_AMBA_BASE 0x40000000 430d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE (1 << 24) 431d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM 2 432e5493d4eSHaikun Wang 433e5493d4eSHaikun Wang /* DSPI */ 434e5493d4eSHaikun Wang 435e5493d4eSHaikun Wang /* DM SPI */ 436e5493d4eSHaikun Wang #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI) 437e5493d4eSHaikun Wang #define CONFIG_DM_SPI_FLASH 4386812484aSJagan Teki #define CONFIG_SPI_FLASH_DATAFLASH 439e5493d4eSHaikun Wang #endif 440d612f0abSAlison Wang #endif 441d612f0abSAlison Wang 442550e3dc0SWang Huan /* 4438776cb20SNikhil Badola * USB 4448776cb20SNikhil Badola */ 445081a1b73SRamneek Mehresh /* EHCI Support - disbaled by default */ 446081a1b73SRamneek Mehresh /*#define CONFIG_HAS_FSL_DR_USB*/ 4478776cb20SNikhil Badola 4488776cb20SNikhil Badola #ifdef CONFIG_HAS_FSL_DR_USB 4498776cb20SNikhil Badola #define CONFIG_USB_EHCI 4508776cb20SNikhil Badola #define CONFIG_USB_EHCI_FSL 4518776cb20SNikhil Badola #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 4528776cb20SNikhil Badola #endif 453081a1b73SRamneek Mehresh 454081a1b73SRamneek Mehresh /*XHCI Support - enabled by default*/ 455081a1b73SRamneek Mehresh #define CONFIG_HAS_FSL_XHCI_USB 456081a1b73SRamneek Mehresh 457081a1b73SRamneek Mehresh #ifdef CONFIG_HAS_FSL_XHCI_USB 458081a1b73SRamneek Mehresh #define CONFIG_USB_XHCI_FSL 459081a1b73SRamneek Mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 460081a1b73SRamneek Mehresh #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 461081a1b73SRamneek Mehresh #endif 462081a1b73SRamneek Mehresh 463081a1b73SRamneek Mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_XHCI_USB) 464081a1b73SRamneek Mehresh #define CONFIG_USB_STORAGE 4658776cb20SNikhil Badola #endif 4668776cb20SNikhil Badola 4678776cb20SNikhil Badola /* 468dd04832dSXiubo Li * Video 469dd04832dSXiubo Li */ 470dd04832dSXiubo Li #define CONFIG_FSL_DCU_FB 471dd04832dSXiubo Li 472dd04832dSXiubo Li #ifdef CONFIG_FSL_DCU_FB 473dd04832dSXiubo Li #define CONFIG_VIDEO 474dd04832dSXiubo Li #define CONFIG_CMD_BMP 475dd04832dSXiubo Li #define CONFIG_CFB_CONSOLE 476dd04832dSXiubo Li #define CONFIG_VGA_AS_SINGLE_DEVICE 477dd04832dSXiubo Li #define CONFIG_VIDEO_LOGO 478dd04832dSXiubo Li #define CONFIG_VIDEO_BMP_LOGO 479f8008f14SAlison Wang #define CONFIG_SYS_CONSOLE_IS_IN_ENV 480dd04832dSXiubo Li 481dd04832dSXiubo Li #define CONFIG_FSL_DIU_CH7301 482dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_BUS_NUM 0 483dd04832dSXiubo Li #define CONFIG_SYS_I2C_QIXIS_ADDR 0x66 484dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_ADDR 0x75 485dd04832dSXiubo Li #endif 486dd04832dSXiubo Li 487dd04832dSXiubo Li /* 488550e3dc0SWang Huan * eTSEC 489550e3dc0SWang Huan */ 490550e3dc0SWang Huan #define CONFIG_TSEC_ENET 491550e3dc0SWang Huan 492550e3dc0SWang Huan #ifdef CONFIG_TSEC_ENET 493550e3dc0SWang Huan #define CONFIG_MII 494550e3dc0SWang Huan #define CONFIG_MII_DEFAULT_TSEC 3 495550e3dc0SWang Huan #define CONFIG_TSEC1 1 496550e3dc0SWang Huan #define CONFIG_TSEC1_NAME "eTSEC1" 497550e3dc0SWang Huan #define CONFIG_TSEC2 1 498550e3dc0SWang Huan #define CONFIG_TSEC2_NAME "eTSEC2" 499550e3dc0SWang Huan #define CONFIG_TSEC3 1 500550e3dc0SWang Huan #define CONFIG_TSEC3_NAME "eTSEC3" 501550e3dc0SWang Huan 502550e3dc0SWang Huan #define TSEC1_PHY_ADDR 1 503550e3dc0SWang Huan #define TSEC2_PHY_ADDR 2 504550e3dc0SWang Huan #define TSEC3_PHY_ADDR 3 505550e3dc0SWang Huan 506550e3dc0SWang Huan #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 507550e3dc0SWang Huan #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 508550e3dc0SWang Huan #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 509550e3dc0SWang Huan 510550e3dc0SWang Huan #define TSEC1_PHYIDX 0 511550e3dc0SWang Huan #define TSEC2_PHYIDX 0 512550e3dc0SWang Huan #define TSEC3_PHYIDX 0 513550e3dc0SWang Huan 514550e3dc0SWang Huan #define CONFIG_ETHPRIME "eTSEC1" 515550e3dc0SWang Huan 516550e3dc0SWang Huan #define CONFIG_PHY_GIGE 517550e3dc0SWang Huan #define CONFIG_PHYLIB 518550e3dc0SWang Huan #define CONFIG_PHY_REALTEK 519550e3dc0SWang Huan 520550e3dc0SWang Huan #define CONFIG_HAS_ETH0 521550e3dc0SWang Huan #define CONFIG_HAS_ETH1 522550e3dc0SWang Huan #define CONFIG_HAS_ETH2 523550e3dc0SWang Huan 524550e3dc0SWang Huan #define CONFIG_FSL_SGMII_RISER 1 525550e3dc0SWang Huan #define SGMII_RISER_PHY_OFFSET 0x1b 526550e3dc0SWang Huan 527550e3dc0SWang Huan #ifdef CONFIG_FSL_SGMII_RISER 528550e3dc0SWang Huan #define CONFIG_SYS_TBIPA_VALUE 8 529550e3dc0SWang Huan #endif 530550e3dc0SWang Huan 531550e3dc0SWang Huan #endif 532da419027SMinghuan Lian 533da419027SMinghuan Lian /* PCIe */ 534da419027SMinghuan Lian #define CONFIG_PCI /* Enable PCI/PCIE */ 535b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 536b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 537da419027SMinghuan Lian #define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */ 538da419027SMinghuan Lian #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie" 539da419027SMinghuan Lian 540180b8688SMinghuan Lian #define CONFIG_SYS_PCI_64BIT 541180b8688SMinghuan Lian 542180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000 543180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */ 544180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000 545180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */ 546180b8688SMinghuan Lian 547180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_BUS 0x00000000 548180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000 549180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */ 550180b8688SMinghuan Lian 551180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000 552180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000 553180b8688SMinghuan Lian #define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */ 554180b8688SMinghuan Lian 555180b8688SMinghuan Lian #ifdef CONFIG_PCI 556180b8688SMinghuan Lian #define CONFIG_PCI_PNP 557180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW 558180b8688SMinghuan Lian #define CONFIG_CMD_PCI 559180b8688SMinghuan Lian #endif 560180b8688SMinghuan Lian 561550e3dc0SWang Huan #define CONFIG_CMDLINE_TAG 562550e3dc0SWang Huan #define CONFIG_CMDLINE_EDITING 56386949c2bSAlison Wang 5641a2826f6SXiubo Li #define CONFIG_ARMV7_NONSEC 5651a2826f6SXiubo Li #define CONFIG_ARMV7_VIRT 5661a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN 567435acd83SMingkai Hu #define CONFIG_LAYERSCAPE_NS_ACCESS 5681a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR 0x01ee0200 5691a2826f6SXiubo Li #define CONFIG_TIMER_CLK_FREQ 12500000 5701a2826f6SXiubo Li 571550e3dc0SWang Huan #define CONFIG_HWCONFIG 57203c22449SZhuoyu Zhang #define HWCONFIG_BUFFER_SIZE 256 57303c22449SZhuoyu Zhang 57403c22449SZhuoyu Zhang #define CONFIG_FSL_DEVICE_DISABLE 575550e3dc0SWang Huan 576550e3dc0SWang Huan 577713bf94fSZhao Qiang #define CONFIG_SYS_QE_FW_ADDR 0x600c0000 57863e75fd7SZhao Qiang 5798fc2121aSAlison Wang #ifdef CONFIG_LPUART 5808fc2121aSAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 5818fc2121aSAlison Wang "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ 58299fe4541SAlison Wang "fdt_high=0xffffffff\0" \ 58399fe4541SAlison Wang "initrd_high=0xffffffff\0" \ 5848fc2121aSAlison Wang "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 5858fc2121aSAlison Wang #else 586550e3dc0SWang Huan #define CONFIG_EXTRA_ENV_SETTINGS \ 587550e3dc0SWang Huan "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 58899fe4541SAlison Wang "fdt_high=0xffffffff\0" \ 58999fe4541SAlison Wang "initrd_high=0xffffffff\0" \ 590550e3dc0SWang Huan "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 5918fc2121aSAlison Wang #endif 592550e3dc0SWang Huan 593550e3dc0SWang Huan /* 594550e3dc0SWang Huan * Miscellaneous configurable options 595550e3dc0SWang Huan */ 596550e3dc0SWang Huan #define CONFIG_SYS_LONGHELP /* undef to save memory */ 597550e3dc0SWang Huan #define CONFIG_AUTO_COMPLETE 598550e3dc0SWang Huan #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 599550e3dc0SWang Huan #define CONFIG_SYS_PBSIZE \ 600550e3dc0SWang Huan (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 601550e3dc0SWang Huan #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 602550e3dc0SWang Huan #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 603550e3dc0SWang Huan 604550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_START 0x80000000 605550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_END 0x9fffffff 606550e3dc0SWang Huan 607550e3dc0SWang Huan #define CONFIG_SYS_LOAD_ADDR 0x82000000 608550e3dc0SWang Huan 609660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID 610660673afSXiubo Li 611550e3dc0SWang Huan /* 612550e3dc0SWang Huan * Stack sizes 613550e3dc0SWang Huan * The stack sizes are set up in start.S using the settings below 614550e3dc0SWang Huan */ 615550e3dc0SWang Huan #define CONFIG_STACKSIZE (30 * 1024) 616550e3dc0SWang Huan 617550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \ 618550e3dc0SWang Huan (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 619550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_ADDR \ 620550e3dc0SWang Huan (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 621550e3dc0SWang Huan 62286949c2bSAlison Wang #ifdef CONFIG_SPL_BUILD 62386949c2bSAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 62486949c2bSAlison Wang #else 625550e3dc0SWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 62686949c2bSAlison Wang #endif 627550e3dc0SWang Huan 628550e3dc0SWang Huan /* 629550e3dc0SWang Huan * Environment 630550e3dc0SWang Huan */ 631550e3dc0SWang Huan #define CONFIG_ENV_OVERWRITE 632550e3dc0SWang Huan 63386949c2bSAlison Wang #if defined(CONFIG_SD_BOOT) 63486949c2bSAlison Wang #define CONFIG_ENV_OFFSET 0x100000 63586949c2bSAlison Wang #define CONFIG_ENV_IS_IN_MMC 63686949c2bSAlison Wang #define CONFIG_SYS_MMC_ENV_DEV 0 63786949c2bSAlison Wang #define CONFIG_ENV_SIZE 0x2000 638d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT) 639d612f0abSAlison Wang #define CONFIG_ENV_IS_IN_SPI_FLASH 640d612f0abSAlison Wang #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 641d612f0abSAlison Wang #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 642d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE 0x10000 6438ab967b6SAlison Wang #elif defined(CONFIG_NAND_BOOT) 6448ab967b6SAlison Wang #define CONFIG_ENV_IS_IN_NAND 6458ab967b6SAlison Wang #define CONFIG_ENV_SIZE 0x2000 6468ab967b6SAlison Wang #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 64786949c2bSAlison Wang #else 648550e3dc0SWang Huan #define CONFIG_ENV_IS_IN_FLASH 649550e3dc0SWang Huan #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 650550e3dc0SWang Huan #define CONFIG_ENV_SIZE 0x2000 651550e3dc0SWang Huan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 65286949c2bSAlison Wang #endif 653550e3dc0SWang Huan 6544ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R 6554ba4a095SRuchika Gupta 6564ba4a095SRuchika Gupta /* Hash command with SHA acceleration supported in hardware */ 657ef6c55a2SAneesh Bansal #ifdef CONFIG_FSL_CAAM 6584ba4a095SRuchika Gupta #define CONFIG_CMD_HASH 6594ba4a095SRuchika Gupta #define CONFIG_SHA_HW_ACCEL 660ef6c55a2SAneesh Bansal #endif 661ef6c55a2SAneesh Bansal 662ef6c55a2SAneesh Bansal #include <asm/fsl_secure_boot.h> 663cc7b8b9aSAlison Wang #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 6644ba4a095SRuchika Gupta 665550e3dc0SWang Huan #endif 666