1550e3dc0SWang Huan /* 2550e3dc0SWang Huan * Copyright 2014 Freescale Semiconductor, Inc. 3550e3dc0SWang Huan * 4550e3dc0SWang Huan * SPDX-License-Identifier: GPL-2.0+ 5550e3dc0SWang Huan */ 6550e3dc0SWang Huan 7550e3dc0SWang Huan #ifndef __CONFIG_H 8550e3dc0SWang Huan #define __CONFIG_H 9550e3dc0SWang Huan 10aeb901f2SHongbo Zhang #define CONFIG_ARMV7_PSCI_1_0 11340848b1SWang Dongsheng 123288628aSHongbo Zhang #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR 133288628aSHongbo Zhang 1418fb0e3cSGong Qianyu #define CONFIG_SYS_FSL_CLK 15550e3dc0SWang Huan 16550e3dc0SWang Huan #define CONFIG_SKIP_LOWLEVEL_INIT 17550e3dc0SWang Huan 1841ba57d0Stang yuantian #define CONFIG_DEEP_SLEEP 1941ba57d0Stang yuantian 20550e3dc0SWang Huan /* 21550e3dc0SWang Huan * Size of malloc() pool 22550e3dc0SWang Huan */ 23550e3dc0SWang Huan #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 24550e3dc0SWang Huan 25550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 26550e3dc0SWang Huan #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 27550e3dc0SWang Huan 28550e3dc0SWang Huan #ifndef __ASSEMBLY__ 29550e3dc0SWang Huan unsigned long get_board_sys_clk(void); 30550e3dc0SWang Huan unsigned long get_board_ddr_clk(void); 31550e3dc0SWang Huan #endif 32550e3dc0SWang Huan 3370097027SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 34d612f0abSAlison Wang #define CONFIG_SYS_CLK_FREQ 100000000 35d612f0abSAlison Wang #define CONFIG_DDR_CLK_FREQ 100000000 36d612f0abSAlison Wang #define CONFIG_QIXIS_I2C_ACCESS 37d612f0abSAlison Wang #else 38550e3dc0SWang Huan #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() 39550e3dc0SWang Huan #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() 40d612f0abSAlison Wang #endif 41550e3dc0SWang Huan 4286949c2bSAlison Wang #ifdef CONFIG_RAMBOOT_PBL 4386949c2bSAlison Wang #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg 4486949c2bSAlison Wang #endif 4586949c2bSAlison Wang 4686949c2bSAlison Wang #ifdef CONFIG_SD_BOOT 4770097027SAlison Wang #ifdef CONFIG_SD_BOOT_QSPI 4870097027SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW \ 4970097027SAlison Wang board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg 5070097027SAlison Wang #else 5170097027SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW \ 5270097027SAlison Wang board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg 5370097027SAlison Wang #endif 5486949c2bSAlison Wang #define CONFIG_SPL_FRAMEWORK 5586949c2bSAlison Wang 5686949c2bSAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 5786949c2bSAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 5886949c2bSAlison Wang #define CONFIG_SPL_STACK 0x1001d000 5986949c2bSAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 6086949c2bSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 6186949c2bSAlison Wang 6241ba57d0Stang yuantian #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 6341ba57d0Stang yuantian CONFIG_SYS_MONITOR_LEN) 6486949c2bSAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 6586949c2bSAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 6686949c2bSAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 677ee52af4SAlison Wang #define CONFIG_SYS_MONITOR_LEN 0xc0000 6886949c2bSAlison Wang #endif 6986949c2bSAlison Wang 70d612f0abSAlison Wang #ifdef CONFIG_QSPI_BOOT 71615bfce5SAlison Wang #define CONFIG_SYS_TEXT_BASE 0x40100000 7270097027SAlison Wang #endif 7370097027SAlison Wang 748ab967b6SAlison Wang #ifdef CONFIG_NAND_BOOT 758ab967b6SAlison Wang #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg 768ab967b6SAlison Wang #define CONFIG_SPL_FRAMEWORK 778ab967b6SAlison Wang 788ab967b6SAlison Wang #define CONFIG_SPL_TEXT_BASE 0x10000000 798ab967b6SAlison Wang #define CONFIG_SPL_MAX_SIZE 0x1a000 808ab967b6SAlison Wang #define CONFIG_SPL_STACK 0x1001d000 818ab967b6SAlison Wang #define CONFIG_SPL_PAD_TO 0x1c000 828ab967b6SAlison Wang #define CONFIG_SYS_TEXT_BASE 0x82000000 838ab967b6SAlison Wang 848ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10) 858ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO 868ab967b6SAlison Wang #define CONFIG_SYS_NAND_PAGE_SIZE 2048 878ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE 888ab967b6SAlison Wang #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE 898ab967b6SAlison Wang 908ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 918ab967b6SAlison Wang #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 928ab967b6SAlison Wang #define CONFIG_SPL_BSS_START_ADDR 0x80100000 938ab967b6SAlison Wang #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 948ab967b6SAlison Wang #define CONFIG_SYS_MONITOR_LEN 0x80000 958ab967b6SAlison Wang #endif 968ab967b6SAlison Wang 97550e3dc0SWang Huan #ifndef CONFIG_SYS_TEXT_BASE 981c69a51cSAlison Wang #define CONFIG_SYS_TEXT_BASE 0x60100000 99550e3dc0SWang Huan #endif 100550e3dc0SWang Huan 101550e3dc0SWang Huan #define CONFIG_NR_DRAM_BANKS 1 102550e3dc0SWang Huan 103550e3dc0SWang Huan #define CONFIG_DDR_SPD 104550e3dc0SWang Huan #define SPD_EEPROM_ADDRESS 0x51 105550e3dc0SWang Huan #define CONFIG_SYS_SPD_BUS_NUM 0 106550e3dc0SWang Huan 107550e3dc0SWang Huan #define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */ 108c7eae7fcSYork Sun #ifndef CONFIG_SYS_FSL_DDR4 109c7eae7fcSYork Sun #define CONFIG_SYS_DDR_RAW_TIMING 110c7eae7fcSYork Sun #endif 111550e3dc0SWang Huan #define CONFIG_DIMM_SLOTS_PER_CTLR 1 112550e3dc0SWang Huan #define CONFIG_CHIP_SELECTS_PER_CTRL 4 113550e3dc0SWang Huan 114550e3dc0SWang Huan #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 115550e3dc0SWang Huan #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 116550e3dc0SWang Huan 117550e3dc0SWang Huan #define CONFIG_DDR_ECC 118550e3dc0SWang Huan #ifdef CONFIG_DDR_ECC 119550e3dc0SWang Huan #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER 120550e3dc0SWang Huan #define CONFIG_MEM_INIT_VALUE 0xdeadbeef 121550e3dc0SWang Huan #endif 122550e3dc0SWang Huan 1234c59ab9cSAlison Wang #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \ 1244c59ab9cSAlison Wang !defined(CONFIG_QSPI_BOOT) 12563e75fd7SZhao Qiang #define CONFIG_U_QE 126*5aa03dddSZhao Qiang #define CONFIG_SYS_QE_FMAN_FW_IN_NOR 12763e75fd7SZhao Qiang #endif 12863e75fd7SZhao Qiang 129550e3dc0SWang Huan /* 130550e3dc0SWang Huan * IFC Definitions 131550e3dc0SWang Huan */ 13270097027SAlison Wang #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) 133550e3dc0SWang Huan #define CONFIG_FSL_IFC 134550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE 0x60000000 135550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 136550e3dc0SWang Huan 137550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) 138550e3dc0SWang Huan #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ 139550e3dc0SWang Huan CSPR_PORT_SIZE_16 | \ 140550e3dc0SWang Huan CSPR_MSEL_NOR | \ 141550e3dc0SWang Huan CSPR_V) 142550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR_EXT (0x0) 143550e3dc0SWang Huan #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \ 144550e3dc0SWang Huan + 0x8000000) | \ 145550e3dc0SWang Huan CSPR_PORT_SIZE_16 | \ 146550e3dc0SWang Huan CSPR_MSEL_NOR | \ 147550e3dc0SWang Huan CSPR_V) 148550e3dc0SWang Huan #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024) 149550e3dc0SWang Huan 150550e3dc0SWang Huan #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 151550e3dc0SWang Huan CSOR_NOR_TRHZ_80) 152550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ 153550e3dc0SWang Huan FTIM0_NOR_TEADC(0x5) | \ 154550e3dc0SWang Huan FTIM0_NOR_TEAHC(0x5)) 155550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ 156550e3dc0SWang Huan FTIM1_NOR_TRAD_NOR(0x1a) | \ 157550e3dc0SWang Huan FTIM1_NOR_TSEQRAD_NOR(0x13)) 158550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ 159550e3dc0SWang Huan FTIM2_NOR_TCH(0x4) | \ 160550e3dc0SWang Huan FTIM2_NOR_TWPH(0xe) | \ 161550e3dc0SWang Huan FTIM2_NOR_TWP(0x1c)) 162550e3dc0SWang Huan #define CONFIG_SYS_NOR_FTIM3 0 163550e3dc0SWang Huan 164550e3dc0SWang Huan #define CONFIG_FLASH_CFI_DRIVER 165550e3dc0SWang Huan #define CONFIG_SYS_FLASH_CFI 166550e3dc0SWang Huan #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 167550e3dc0SWang Huan #define CONFIG_SYS_FLASH_QUIET_TEST 168550e3dc0SWang Huan #define CONFIG_FLASH_SHOW_PROGRESS 45 169550e3dc0SWang Huan #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 170272c5265SYuan Yao #define CONFIG_SYS_WRITE_SWAPPED_DATA 171550e3dc0SWang Huan 172550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */ 173550e3dc0SWang Huan #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */ 174550e3dc0SWang Huan #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 175550e3dc0SWang Huan #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 176550e3dc0SWang Huan 177550e3dc0SWang Huan #define CONFIG_SYS_FLASH_EMPTY_INFO 178550e3dc0SWang Huan #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \ 179550e3dc0SWang Huan CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000} 180550e3dc0SWang Huan 181550e3dc0SWang Huan /* 182550e3dc0SWang Huan * NAND Flash Definitions 183550e3dc0SWang Huan */ 184550e3dc0SWang Huan #define CONFIG_NAND_FSL_IFC 185550e3dc0SWang Huan 186550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE 0x7e800000 187550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 188550e3dc0SWang Huan 189550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR_EXT (0x0) 190550e3dc0SWang Huan 191550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 192550e3dc0SWang Huan | CSPR_PORT_SIZE_8 \ 193550e3dc0SWang Huan | CSPR_MSEL_NAND \ 194550e3dc0SWang Huan | CSPR_V) 195550e3dc0SWang Huan #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 196550e3dc0SWang Huan #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 197550e3dc0SWang Huan | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 198550e3dc0SWang Huan | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 199550e3dc0SWang Huan | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \ 200550e3dc0SWang Huan | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 201550e3dc0SWang Huan | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \ 202550e3dc0SWang Huan | CSOR_NAND_PB(64)) /* 64 Pages Per Block */ 203550e3dc0SWang Huan 204550e3dc0SWang Huan #define CONFIG_SYS_NAND_ONFI_DETECTION 205550e3dc0SWang Huan 206550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \ 207550e3dc0SWang Huan FTIM0_NAND_TWP(0x18) | \ 208550e3dc0SWang Huan FTIM0_NAND_TWCHT(0x7) | \ 209550e3dc0SWang Huan FTIM0_NAND_TWH(0xa)) 210550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ 211550e3dc0SWang Huan FTIM1_NAND_TWBE(0x39) | \ 212550e3dc0SWang Huan FTIM1_NAND_TRR(0xe) | \ 213550e3dc0SWang Huan FTIM1_NAND_TRP(0x18)) 214550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \ 215550e3dc0SWang Huan FTIM2_NAND_TREH(0xa) | \ 216550e3dc0SWang Huan FTIM2_NAND_TWHRE(0x1e)) 217550e3dc0SWang Huan #define CONFIG_SYS_NAND_FTIM3 0x0 218550e3dc0SWang Huan 219550e3dc0SWang Huan #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 220550e3dc0SWang Huan #define CONFIG_SYS_MAX_NAND_DEVICE 1 221550e3dc0SWang Huan 222550e3dc0SWang Huan #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 223d612f0abSAlison Wang #endif 224550e3dc0SWang Huan 225550e3dc0SWang Huan /* 226550e3dc0SWang Huan * QIXIS Definitions 227550e3dc0SWang Huan */ 228550e3dc0SWang Huan #define CONFIG_FSL_QIXIS 229550e3dc0SWang Huan 230550e3dc0SWang Huan #ifdef CONFIG_FSL_QIXIS 231550e3dc0SWang Huan #define QIXIS_BASE 0x7fb00000 232550e3dc0SWang Huan #define QIXIS_BASE_PHYS QIXIS_BASE 233550e3dc0SWang Huan #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 234550e3dc0SWang Huan #define QIXIS_LBMAP_SWITCH 6 235550e3dc0SWang Huan #define QIXIS_LBMAP_MASK 0x0f 236550e3dc0SWang Huan #define QIXIS_LBMAP_SHIFT 0 237550e3dc0SWang Huan #define QIXIS_LBMAP_DFLTBANK 0x00 238550e3dc0SWang Huan #define QIXIS_LBMAP_ALTBANK 0x04 239aeb901f2SHongbo Zhang #define QIXIS_PWR_CTL 0x21 240aeb901f2SHongbo Zhang #define QIXIS_PWR_CTL_POWEROFF 0x80 241550e3dc0SWang Huan #define QIXIS_RST_CTL_RESET 0x44 242550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 243550e3dc0SWang Huan #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 244550e3dc0SWang Huan #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 245349cfc97SHongbo Zhang #define QIXIS_CTL_SYS 0x5 246349cfc97SHongbo Zhang #define QIXIS_CTL_SYS_EVTSW_MASK 0x0c 247349cfc97SHongbo Zhang #define QIXIS_CTL_SYS_EVTSW_IRQ 0x04 248349cfc97SHongbo Zhang #define QIXIS_RST_FORCE_3 0x45 249349cfc97SHongbo Zhang #define QIXIS_RST_FORCE_3_PCIESLOT1 0x80 250349cfc97SHongbo Zhang #define QIXIS_PWR_CTL2 0x21 251349cfc97SHongbo Zhang #define QIXIS_PWR_CTL2_PCTL 0x2 252550e3dc0SWang Huan 253550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR_EXT (0x0) 254550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \ 255550e3dc0SWang Huan CSPR_PORT_SIZE_8 | \ 256550e3dc0SWang Huan CSPR_MSEL_GPCM | \ 257550e3dc0SWang Huan CSPR_V) 258550e3dc0SWang Huan #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024) 259550e3dc0SWang Huan #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \ 260550e3dc0SWang Huan CSOR_NOR_NOR_MODE_AVD_NOR | \ 261550e3dc0SWang Huan CSOR_NOR_TRHZ_80) 262550e3dc0SWang Huan 263550e3dc0SWang Huan /* 264550e3dc0SWang Huan * QIXIS Timing parameters for IFC GPCM 265550e3dc0SWang Huan */ 266550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \ 267550e3dc0SWang Huan FTIM0_GPCM_TEADC(0xe) | \ 268550e3dc0SWang Huan FTIM0_GPCM_TEAHC(0xe)) 269550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \ 270550e3dc0SWang Huan FTIM1_GPCM_TRAD(0x1f)) 271550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \ 272550e3dc0SWang Huan FTIM2_GPCM_TCH(0xe) | \ 273550e3dc0SWang Huan FTIM2_GPCM_TWP(0xf0)) 274550e3dc0SWang Huan #define CONFIG_SYS_FPGA_FTIM3 0x0 275550e3dc0SWang Huan #endif 276550e3dc0SWang Huan 2778ab967b6SAlison Wang #if defined(CONFIG_NAND_BOOT) 2788ab967b6SAlison Wang #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT 2798ab967b6SAlison Wang #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 2808ab967b6SAlison Wang #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 2818ab967b6SAlison Wang #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 2828ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 2838ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 2848ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 2858ab967b6SAlison Wang #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 2868ab967b6SAlison Wang #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT 2878ab967b6SAlison Wang #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR 2888ab967b6SAlison Wang #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 2898ab967b6SAlison Wang #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 2908ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 2918ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 2928ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 2938ab967b6SAlison Wang #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 2948ab967b6SAlison Wang #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT 2958ab967b6SAlison Wang #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR 2968ab967b6SAlison Wang #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK 2978ab967b6SAlison Wang #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR 2988ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0 2998ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1 3008ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2 3018ab967b6SAlison Wang #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3 3028ab967b6SAlison Wang #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 3038ab967b6SAlison Wang #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 3048ab967b6SAlison Wang #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 3058ab967b6SAlison Wang #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 3068ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 3078ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 3088ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 3098ab967b6SAlison Wang #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 3108ab967b6SAlison Wang #else 311550e3dc0SWang Huan #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT 312550e3dc0SWang Huan #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR 313550e3dc0SWang Huan #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 314550e3dc0SWang Huan #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 315550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 316550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 317550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 318550e3dc0SWang Huan #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 319550e3dc0SWang Huan #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT 320550e3dc0SWang Huan #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR 321550e3dc0SWang Huan #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 322550e3dc0SWang Huan #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 323550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 324550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 325550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 326550e3dc0SWang Huan #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 327550e3dc0SWang Huan #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT 328550e3dc0SWang Huan #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR 329550e3dc0SWang Huan #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK 330550e3dc0SWang Huan #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR 331550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0 332550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1 333550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2 334550e3dc0SWang Huan #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3 335550e3dc0SWang Huan #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT 336550e3dc0SWang Huan #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR 337550e3dc0SWang Huan #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK 338550e3dc0SWang Huan #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR 339550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0 340550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1 341550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2 342550e3dc0SWang Huan #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3 3438ab967b6SAlison Wang #endif 344550e3dc0SWang Huan 345550e3dc0SWang Huan /* 346550e3dc0SWang Huan * Serial Port 347550e3dc0SWang Huan */ 3488fc2121aSAlison Wang #ifdef CONFIG_LPUART 3498fc2121aSAlison Wang #define CONFIG_LPUART_32B_REG 3508fc2121aSAlison Wang #else 351550e3dc0SWang Huan #define CONFIG_CONS_INDEX 1 352550e3dc0SWang Huan #define CONFIG_SYS_NS16550_SERIAL 353d83b47b7SYork Sun #ifndef CONFIG_DM_SERIAL 354550e3dc0SWang Huan #define CONFIG_SYS_NS16550_REG_SIZE 1 355d83b47b7SYork Sun #endif 356550e3dc0SWang Huan #define CONFIG_SYS_NS16550_CLK get_serial_clock() 3578fc2121aSAlison Wang #endif 358550e3dc0SWang Huan 359550e3dc0SWang Huan /* 360550e3dc0SWang Huan * I2C 361550e3dc0SWang Huan */ 362550e3dc0SWang Huan #define CONFIG_SYS_I2C 363550e3dc0SWang Huan #define CONFIG_SYS_I2C_MXC 36403544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 36503544c66SAlbert ARIBAUD \\(3ADEV\\) #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 366f8cb101eSYork Sun #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 367550e3dc0SWang Huan 368550e3dc0SWang Huan /* 369550e3dc0SWang Huan * I2C bus multiplexer 370550e3dc0SWang Huan */ 371550e3dc0SWang Huan #define I2C_MUX_PCA_ADDR_PRI 0x77 372550e3dc0SWang Huan #define I2C_MUX_CH_DEFAULT 0x8 373dd04832dSXiubo Li #define I2C_MUX_CH_CH7301 0xC 374550e3dc0SWang Huan 375550e3dc0SWang Huan /* 376550e3dc0SWang Huan * MMC 377550e3dc0SWang Huan */ 378550e3dc0SWang Huan #define CONFIG_FSL_ESDHC 379550e3dc0SWang Huan 380e5493d4eSHaikun Wang /* SPI */ 38170097027SAlison Wang #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 382e5493d4eSHaikun Wang /* QSPI */ 383d612f0abSAlison Wang #define QSPI0_AMBA_BASE 0x40000000 384d612f0abSAlison Wang #define FSL_QSPI_FLASH_SIZE (1 << 24) 385d612f0abSAlison Wang #define FSL_QSPI_FLASH_NUM 2 386e5493d4eSHaikun Wang 387e5493d4eSHaikun Wang /* DSPI */ 388e5493d4eSHaikun Wang 389e5493d4eSHaikun Wang /* DM SPI */ 390e5493d4eSHaikun Wang #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI) 391e5493d4eSHaikun Wang #define CONFIG_DM_SPI_FLASH 3926812484aSJagan Teki #define CONFIG_SPI_FLASH_DATAFLASH 393e5493d4eSHaikun Wang #endif 394d612f0abSAlison Wang #endif 395d612f0abSAlison Wang 396550e3dc0SWang Huan /* 3978776cb20SNikhil Badola * USB 3988776cb20SNikhil Badola */ 399081a1b73SRamneek Mehresh /* EHCI Support - disbaled by default */ 400081a1b73SRamneek Mehresh /*#define CONFIG_HAS_FSL_DR_USB*/ 4018776cb20SNikhil Badola 4028776cb20SNikhil Badola #ifdef CONFIG_HAS_FSL_DR_USB 4038776cb20SNikhil Badola #define CONFIG_USB_EHCI_FSL 4048776cb20SNikhil Badola #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 4058776cb20SNikhil Badola #endif 406081a1b73SRamneek Mehresh 407081a1b73SRamneek Mehresh /*XHCI Support - enabled by default*/ 408081a1b73SRamneek Mehresh #define CONFIG_HAS_FSL_XHCI_USB 409081a1b73SRamneek Mehresh 410081a1b73SRamneek Mehresh #ifdef CONFIG_HAS_FSL_XHCI_USB 411081a1b73SRamneek Mehresh #define CONFIG_USB_XHCI_FSL 412081a1b73SRamneek Mehresh #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 413081a1b73SRamneek Mehresh #endif 414081a1b73SRamneek Mehresh 4158776cb20SNikhil Badola /* 416dd04832dSXiubo Li * Video 417dd04832dSXiubo Li */ 418b215fb3fSSanchayan Maity #ifdef CONFIG_VIDEO_FSL_DCU_FB 419dd04832dSXiubo Li #define CONFIG_VIDEO_LOGO 420dd04832dSXiubo Li #define CONFIG_VIDEO_BMP_LOGO 421dd04832dSXiubo Li 422dd04832dSXiubo Li #define CONFIG_FSL_DIU_CH7301 423dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_BUS_NUM 0 424dd04832dSXiubo Li #define CONFIG_SYS_I2C_QIXIS_ADDR 0x66 425dd04832dSXiubo Li #define CONFIG_SYS_I2C_DVI_ADDR 0x75 426dd04832dSXiubo Li #endif 427dd04832dSXiubo Li 428dd04832dSXiubo Li /* 429550e3dc0SWang Huan * eTSEC 430550e3dc0SWang Huan */ 431550e3dc0SWang Huan #define CONFIG_TSEC_ENET 432550e3dc0SWang Huan 433550e3dc0SWang Huan #ifdef CONFIG_TSEC_ENET 434550e3dc0SWang Huan #define CONFIG_MII 435550e3dc0SWang Huan #define CONFIG_MII_DEFAULT_TSEC 3 436550e3dc0SWang Huan #define CONFIG_TSEC1 1 437550e3dc0SWang Huan #define CONFIG_TSEC1_NAME "eTSEC1" 438550e3dc0SWang Huan #define CONFIG_TSEC2 1 439550e3dc0SWang Huan #define CONFIG_TSEC2_NAME "eTSEC2" 440550e3dc0SWang Huan #define CONFIG_TSEC3 1 441550e3dc0SWang Huan #define CONFIG_TSEC3_NAME "eTSEC3" 442550e3dc0SWang Huan 443550e3dc0SWang Huan #define TSEC1_PHY_ADDR 1 444550e3dc0SWang Huan #define TSEC2_PHY_ADDR 2 445550e3dc0SWang Huan #define TSEC3_PHY_ADDR 3 446550e3dc0SWang Huan 447550e3dc0SWang Huan #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 448550e3dc0SWang Huan #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 449550e3dc0SWang Huan #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 450550e3dc0SWang Huan 451550e3dc0SWang Huan #define TSEC1_PHYIDX 0 452550e3dc0SWang Huan #define TSEC2_PHYIDX 0 453550e3dc0SWang Huan #define TSEC3_PHYIDX 0 454550e3dc0SWang Huan 455550e3dc0SWang Huan #define CONFIG_ETHPRIME "eTSEC1" 456550e3dc0SWang Huan 457550e3dc0SWang Huan #define CONFIG_PHY_REALTEK 458550e3dc0SWang Huan 459550e3dc0SWang Huan #define CONFIG_HAS_ETH0 460550e3dc0SWang Huan #define CONFIG_HAS_ETH1 461550e3dc0SWang Huan #define CONFIG_HAS_ETH2 462550e3dc0SWang Huan 463550e3dc0SWang Huan #define CONFIG_FSL_SGMII_RISER 1 464550e3dc0SWang Huan #define SGMII_RISER_PHY_OFFSET 0x1b 465550e3dc0SWang Huan 466550e3dc0SWang Huan #ifdef CONFIG_FSL_SGMII_RISER 467550e3dc0SWang Huan #define CONFIG_SYS_TBIPA_VALUE 8 468550e3dc0SWang Huan #endif 469550e3dc0SWang Huan 470550e3dc0SWang Huan #endif 471da419027SMinghuan Lian 472da419027SMinghuan Lian /* PCIe */ 473b38eaec5SRobert P. J. Day #define CONFIG_PCIE1 /* PCIE controller 1 */ 474b38eaec5SRobert P. J. Day #define CONFIG_PCIE2 /* PCIE controller 2 */ 475da419027SMinghuan Lian 476180b8688SMinghuan Lian #ifdef CONFIG_PCI 477180b8688SMinghuan Lian #define CONFIG_PCI_SCAN_SHOW 478180b8688SMinghuan Lian #endif 479180b8688SMinghuan Lian 480550e3dc0SWang Huan #define CONFIG_CMDLINE_TAG 481550e3dc0SWang Huan #define CONFIG_CMDLINE_EDITING 48286949c2bSAlison Wang 4831a2826f6SXiubo Li #define CONFIG_PEN_ADDR_BIG_ENDIAN 484435acd83SMingkai Hu #define CONFIG_LAYERSCAPE_NS_ACCESS 4851a2826f6SXiubo Li #define CONFIG_SMP_PEN_ADDR 0x01ee0200 486e4916e85SAndre Przywara #define COUNTER_FREQUENCY 12500000 4871a2826f6SXiubo Li 488550e3dc0SWang Huan #define CONFIG_HWCONFIG 48903c22449SZhuoyu Zhang #define HWCONFIG_BUFFER_SIZE 256 49003c22449SZhuoyu Zhang 49103c22449SZhuoyu Zhang #define CONFIG_FSL_DEVICE_DISABLE 492550e3dc0SWang Huan 493550e3dc0SWang Huan 494615bfce5SAlison Wang #define CONFIG_SYS_QE_FW_ADDR 0x60940000 49563e75fd7SZhao Qiang 4968fc2121aSAlison Wang #ifdef CONFIG_LPUART 4978fc2121aSAlison Wang #define CONFIG_EXTRA_ENV_SETTINGS \ 4988fc2121aSAlison Wang "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \ 49999fe4541SAlison Wang "fdt_high=0xffffffff\0" \ 50099fe4541SAlison Wang "initrd_high=0xffffffff\0" \ 5018fc2121aSAlison Wang "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 5028fc2121aSAlison Wang #else 503550e3dc0SWang Huan #define CONFIG_EXTRA_ENV_SETTINGS \ 504550e3dc0SWang Huan "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 50599fe4541SAlison Wang "fdt_high=0xffffffff\0" \ 50699fe4541SAlison Wang "initrd_high=0xffffffff\0" \ 507550e3dc0SWang Huan "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0" 5088fc2121aSAlison Wang #endif 509550e3dc0SWang Huan 510550e3dc0SWang Huan /* 511550e3dc0SWang Huan * Miscellaneous configurable options 512550e3dc0SWang Huan */ 513550e3dc0SWang Huan #define CONFIG_SYS_LONGHELP /* undef to save memory */ 514550e3dc0SWang Huan #define CONFIG_AUTO_COMPLETE 515550e3dc0SWang Huan 516550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_START 0x80000000 517550e3dc0SWang Huan #define CONFIG_SYS_MEMTEST_END 0x9fffffff 518550e3dc0SWang Huan 519550e3dc0SWang Huan #define CONFIG_SYS_LOAD_ADDR 0x82000000 520550e3dc0SWang Huan 521660673afSXiubo Li #define CONFIG_LS102XA_STREAM_ID 522660673afSXiubo Li 523550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_OFFSET \ 524550e3dc0SWang Huan (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 525550e3dc0SWang Huan #define CONFIG_SYS_INIT_SP_ADDR \ 526550e3dc0SWang Huan (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 527550e3dc0SWang Huan 52886949c2bSAlison Wang #ifdef CONFIG_SPL_BUILD 52986949c2bSAlison Wang #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 53086949c2bSAlison Wang #else 531550e3dc0SWang Huan #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 53286949c2bSAlison Wang #endif 533550e3dc0SWang Huan 534550e3dc0SWang Huan /* 535550e3dc0SWang Huan * Environment 536550e3dc0SWang Huan */ 537550e3dc0SWang Huan #define CONFIG_ENV_OVERWRITE 538550e3dc0SWang Huan 53986949c2bSAlison Wang #if defined(CONFIG_SD_BOOT) 540615bfce5SAlison Wang #define CONFIG_ENV_OFFSET 0x300000 54186949c2bSAlison Wang #define CONFIG_SYS_MMC_ENV_DEV 0 54286949c2bSAlison Wang #define CONFIG_ENV_SIZE 0x2000 543d612f0abSAlison Wang #elif defined(CONFIG_QSPI_BOOT) 544d612f0abSAlison Wang #define CONFIG_ENV_SIZE 0x2000 /* 8KB */ 545615bfce5SAlison Wang #define CONFIG_ENV_OFFSET 0x300000 /* 3MB */ 546d612f0abSAlison Wang #define CONFIG_ENV_SECT_SIZE 0x10000 5478ab967b6SAlison Wang #elif defined(CONFIG_NAND_BOOT) 5488ab967b6SAlison Wang #define CONFIG_ENV_SIZE 0x2000 5498ab967b6SAlison Wang #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE) 55086949c2bSAlison Wang #else 551615bfce5SAlison Wang #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000) 552550e3dc0SWang Huan #define CONFIG_ENV_SIZE 0x2000 553550e3dc0SWang Huan #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */ 55486949c2bSAlison Wang #endif 555550e3dc0SWang Huan 5564ba4a095SRuchika Gupta #define CONFIG_MISC_INIT_R 5574ba4a095SRuchika Gupta 558ef6c55a2SAneesh Bansal #include <asm/fsl_secure_boot.h> 559cc7b8b9aSAlison Wang #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 5604ba4a095SRuchika Gupta 561550e3dc0SWang Huan #endif 562