1*20c700f8SFeng Li /* 2*20c700f8SFeng Li * Copyright 2016 Freescale Semiconductor, Inc. 3*20c700f8SFeng Li * 4*20c700f8SFeng Li * SPDX-License-Identifier: GPL-2.0+ 5*20c700f8SFeng Li */ 6*20c700f8SFeng Li 7*20c700f8SFeng Li #ifndef __CONFIG_H 8*20c700f8SFeng Li #define __CONFIG_H 9*20c700f8SFeng Li 10*20c700f8SFeng Li #define CONFIG_LS102XA 11*20c700f8SFeng Li 12*20c700f8SFeng Li #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR 13*20c700f8SFeng Li 14*20c700f8SFeng Li #define CONFIG_SYS_FSL_CLK 15*20c700f8SFeng Li 16*20c700f8SFeng Li #define CONFIG_BOARD_EARLY_INIT_F 17*20c700f8SFeng Li 18*20c700f8SFeng Li /* 19*20c700f8SFeng Li * Size of malloc() pool 20*20c700f8SFeng Li */ 21*20c700f8SFeng Li #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024) 22*20c700f8SFeng Li 23*20c700f8SFeng Li #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR 24*20c700f8SFeng Li #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE 25*20c700f8SFeng Li 26*20c700f8SFeng Li /* XHCI Support - enabled by default */ 27*20c700f8SFeng Li #define CONFIG_HAS_FSL_XHCI_USB 28*20c700f8SFeng Li 29*20c700f8SFeng Li #ifdef CONFIG_HAS_FSL_XHCI_USB 30*20c700f8SFeng Li #define CONFIG_USB_XHCI_FSL 31*20c700f8SFeng Li #define CONFIG_USB_XHCI_DWC3 32*20c700f8SFeng Li #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 33*20c700f8SFeng Li #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2 34*20c700f8SFeng Li #endif 35*20c700f8SFeng Li 36*20c700f8SFeng Li #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_XHCI_USB) 37*20c700f8SFeng Li #define CONFIG_USB_STORAGE 38*20c700f8SFeng Li #define CONFIG_CMD_EXT2 39*20c700f8SFeng Li #endif 40*20c700f8SFeng Li 41*20c700f8SFeng Li /* 42*20c700f8SFeng Li * Generic Timer Definitions 43*20c700f8SFeng Li */ 44*20c700f8SFeng Li #define GENERIC_TIMER_CLK 12500000 45*20c700f8SFeng Li 46*20c700f8SFeng Li #define CONFIG_SYS_CLK_FREQ 100000000 47*20c700f8SFeng Li #define CONFIG_DDR_CLK_FREQ 100000000 48*20c700f8SFeng Li 49*20c700f8SFeng Li /* 50*20c700f8SFeng Li * DDR: 800 MHz ( 1600 MT/s data rate ) 51*20c700f8SFeng Li */ 52*20c700f8SFeng Li 53*20c700f8SFeng Li #define DDR_SDRAM_CFG 0x470c0008 54*20c700f8SFeng Li #define DDR_CS0_BNDS 0x008000bf 55*20c700f8SFeng Li #define DDR_CS0_CONFIG 0x80014302 56*20c700f8SFeng Li #define DDR_TIMING_CFG_0 0x50550004 57*20c700f8SFeng Li #define DDR_TIMING_CFG_1 0xbcb38c56 58*20c700f8SFeng Li #define DDR_TIMING_CFG_2 0x0040d120 59*20c700f8SFeng Li #define DDR_TIMING_CFG_3 0x010e1000 60*20c700f8SFeng Li #define DDR_TIMING_CFG_4 0x00000001 61*20c700f8SFeng Li #define DDR_TIMING_CFG_5 0x03401400 62*20c700f8SFeng Li #define DDR_SDRAM_CFG_2 0x00401010 63*20c700f8SFeng Li #define DDR_SDRAM_MODE 0x00061c60 64*20c700f8SFeng Li #define DDR_SDRAM_MODE_2 0x00180000 65*20c700f8SFeng Li #define DDR_SDRAM_INTERVAL 0x18600618 66*20c700f8SFeng Li #define DDR_DDR_WRLVL_CNTL 0x8655f605 67*20c700f8SFeng Li #define DDR_DDR_WRLVL_CNTL_2 0x05060607 68*20c700f8SFeng Li #define DDR_DDR_WRLVL_CNTL_3 0x05050505 69*20c700f8SFeng Li #define DDR_DDR_CDR1 0x80040000 70*20c700f8SFeng Li #define DDR_DDR_CDR2 0x00000001 71*20c700f8SFeng Li #define DDR_SDRAM_CLK_CNTL 0x02000000 72*20c700f8SFeng Li #define DDR_DDR_ZQ_CNTL 0x89080600 73*20c700f8SFeng Li #define DDR_CS0_CONFIG_2 0 74*20c700f8SFeng Li #define DDR_SDRAM_CFG_MEM_EN 0x80000000 75*20c700f8SFeng Li #define SDRAM_CFG2_D_INIT 0x00000010 76*20c700f8SFeng Li #define DDR_CDR2_VREF_TRAIN_EN 0x00000080 77*20c700f8SFeng Li #define SDRAM_CFG2_FRC_SR 0x80000000 78*20c700f8SFeng Li #define SDRAM_CFG_BI 0x00000001 79*20c700f8SFeng Li 80*20c700f8SFeng Li #ifdef CONFIG_RAMBOOT_PBL 81*20c700f8SFeng Li #define CONFIG_SYS_FSL_PBL_PBI \ 82*20c700f8SFeng Li board/freescale/ls1021aiot/ls102xa_pbi.cfg 83*20c700f8SFeng Li #endif 84*20c700f8SFeng Li 85*20c700f8SFeng Li #ifdef CONFIG_SD_BOOT 86*20c700f8SFeng Li #define CONFIG_SYS_FSL_PBL_RCW \ 87*20c700f8SFeng Li board/freescale/ls1021aiot/ls102xa_rcw_sd.cfg 88*20c700f8SFeng Li #define CONFIG_SPL_FRAMEWORK 89*20c700f8SFeng Li #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" 90*20c700f8SFeng Li #define CONFIG_SPL_LIBCOMMON_SUPPORT 91*20c700f8SFeng Li #define CONFIG_SPL_LIBGENERIC_SUPPORT 92*20c700f8SFeng Li #define CONFIG_SPL_ENV_SUPPORT 93*20c700f8SFeng Li #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT 94*20c700f8SFeng Li #define CONFIG_SPL_I2C_SUPPORT 95*20c700f8SFeng Li #define CONFIG_SPL_WATCHDOG_SUPPORT 96*20c700f8SFeng Li #define CONFIG_SPL_SERIAL_SUPPORT 97*20c700f8SFeng Li #define CONFIG_SPL_MMC_SUPPORT 98*20c700f8SFeng Li #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8 99*20c700f8SFeng Li #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x400 100*20c700f8SFeng Li 101*20c700f8SFeng Li #define CONFIG_SPL_TEXT_BASE 0x10000000 102*20c700f8SFeng Li #define CONFIG_SPL_MAX_SIZE 0x1a000 103*20c700f8SFeng Li #define CONFIG_SPL_STACK 0x1001d000 104*20c700f8SFeng Li #define CONFIG_SPL_PAD_TO 0x1c000 105*20c700f8SFeng Li #define CONFIG_SYS_TEXT_BASE 0x82000000 106*20c700f8SFeng Li 107*20c700f8SFeng Li #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \ 108*20c700f8SFeng Li CONFIG_SYS_MONITOR_LEN) 109*20c700f8SFeng Li #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 110*20c700f8SFeng Li #define CONFIG_SPL_BSS_START_ADDR 0x80100000 111*20c700f8SFeng Li #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 112*20c700f8SFeng Li #define CONFIG_SYS_MONITOR_LEN 0x80000 113*20c700f8SFeng Li #define CONFIG_SYS_NO_FLASH 114*20c700f8SFeng Li #endif 115*20c700f8SFeng Li 116*20c700f8SFeng Li #ifdef CONFIG_QSPI_BOOT 117*20c700f8SFeng Li #define CONFIG_SYS_TEXT_BASE 0x40010000 118*20c700f8SFeng Li #endif 119*20c700f8SFeng Li 120*20c700f8SFeng Li #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 121*20c700f8SFeng Li #define CONFIG_SYS_NO_FLASH 122*20c700f8SFeng Li #endif 123*20c700f8SFeng Li 124*20c700f8SFeng Li #define CONFIG_NR_DRAM_BANKS 1 125*20c700f8SFeng Li 126*20c700f8SFeng Li #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL 127*20c700f8SFeng Li #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 128*20c700f8SFeng Li 129*20c700f8SFeng Li #define CONFIG_FSL_CAAM /* Enable CAAM */ 130*20c700f8SFeng Li 131*20c700f8SFeng Li /* 132*20c700f8SFeng Li * Serial Port 133*20c700f8SFeng Li */ 134*20c700f8SFeng Li #define CONFIG_CONS_INDEX 1 135*20c700f8SFeng Li #define CONFIG_SYS_NS16550_SERIAL 136*20c700f8SFeng Li #define CONFIG_SYS_NS16550_REG_SIZE 1 137*20c700f8SFeng Li #define CONFIG_SYS_NS16550_CLK get_serial_clock() 138*20c700f8SFeng Li #define CONFIG_BAUDRATE 115200 139*20c700f8SFeng Li 140*20c700f8SFeng Li /* 141*20c700f8SFeng Li * I2C 142*20c700f8SFeng Li */ 143*20c700f8SFeng Li #define CONFIG_CMD_I2C 144*20c700f8SFeng Li #define CONFIG_SYS_I2C 145*20c700f8SFeng Li #define CONFIG_SYS_I2C_MXC 146*20c700f8SFeng Li #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 147*20c700f8SFeng Li #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 148*20c700f8SFeng Li #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 149*20c700f8SFeng Li 150*20c700f8SFeng Li /* EEPROM */ 151*20c700f8SFeng Li #define CONFIG_ID_EEPROM 152*20c700f8SFeng Li #define CONFIG_SYS_I2C_EEPROM_NXID 153*20c700f8SFeng Li #define CONFIG_SYS_EEPROM_BUS_NUM 0 154*20c700f8SFeng Li #define CONFIG_SYS_I2C_EEPROM_ADDR 0x51 155*20c700f8SFeng Li #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 156*20c700f8SFeng Li 157*20c700f8SFeng Li /* 158*20c700f8SFeng Li * MMC 159*20c700f8SFeng Li */ 160*20c700f8SFeng Li #define CONFIG_MMC 161*20c700f8SFeng Li #define CONFIG_CMD_MMC 162*20c700f8SFeng Li #define CONFIG_FSL_ESDHC 163*20c700f8SFeng Li #define CONFIG_GENERIC_MMC 164*20c700f8SFeng Li 165*20c700f8SFeng Li /* SATA */ 166*20c700f8SFeng Li #define CONFIG_BOARD_LATE_INIT 167*20c700f8SFeng Li #define CONFIG_CMD_SCSI 168*20c700f8SFeng Li #define CONFIG_LIBATA 169*20c700f8SFeng Li #define CONFIG_SCSI_AHCI 170*20c700f8SFeng Li #define CONFIG_SCSI_AHCI_PLAT 171*20c700f8SFeng Li #ifndef PCI_DEVICE_ID_FREESCALE_AHCI 172*20c700f8SFeng Li #define PCI_DEVICE_ID_FREESCALE_AHCI 0x0440 173*20c700f8SFeng Li #endif 174*20c700f8SFeng Li #define CONFIG_SCSI_DEV_LIST {PCI_VENDOR_ID_FREESCALE, \ 175*20c700f8SFeng Li PCI_DEVICE_ID_FREESCALE_AHCI} 176*20c700f8SFeng Li 177*20c700f8SFeng Li #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1 178*20c700f8SFeng Li #define CONFIG_SYS_SCSI_MAX_LUN 1 179*20c700f8SFeng Li #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \ 180*20c700f8SFeng Li CONFIG_SYS_SCSI_MAX_LUN) 181*20c700f8SFeng Li 182*20c700f8SFeng Li #define CONFIG_CMD_FAT 183*20c700f8SFeng Li #define CONFIG_DOS_PARTITION 184*20c700f8SFeng Li 185*20c700f8SFeng Li /* SPI */ 186*20c700f8SFeng Li #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) 187*20c700f8SFeng Li #define CONFIG_SPI_FLASH_SPANSION 188*20c700f8SFeng Li 189*20c700f8SFeng Li /* QSPI */ 190*20c700f8SFeng Li #define QSPI0_AMBA_BASE 0x40000000 191*20c700f8SFeng Li #define FSL_QSPI_FLASH_SIZE (1 << 24) 192*20c700f8SFeng Li #define FSL_QSPI_FLASH_NUM 2 193*20c700f8SFeng Li #define CONFIG_SPI_FLASH_BAR 194*20c700f8SFeng Li #define CONFIG_SPI_FLASH_SPANSION 195*20c700f8SFeng Li #endif 196*20c700f8SFeng Li 197*20c700f8SFeng Li /* DM SPI */ 198*20c700f8SFeng Li #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI) 199*20c700f8SFeng Li #define CONFIG_CMD_SF 200*20c700f8SFeng Li #define CONFIG_DM_SPI_FLASH 201*20c700f8SFeng Li #endif 202*20c700f8SFeng Li 203*20c700f8SFeng Li /* 204*20c700f8SFeng Li * eTSEC 205*20c700f8SFeng Li */ 206*20c700f8SFeng Li #define CONFIG_TSEC_ENET 207*20c700f8SFeng Li 208*20c700f8SFeng Li #ifdef CONFIG_TSEC_ENET 209*20c700f8SFeng Li #define CONFIG_MII 210*20c700f8SFeng Li #define CONFIG_MII_DEFAULT_TSEC 1 211*20c700f8SFeng Li #define CONFIG_TSEC1 1 212*20c700f8SFeng Li #define CONFIG_TSEC1_NAME "eTSEC1" 213*20c700f8SFeng Li #define CONFIG_TSEC2 1 214*20c700f8SFeng Li #define CONFIG_TSEC2_NAME "eTSEC2" 215*20c700f8SFeng Li 216*20c700f8SFeng Li #define TSEC1_PHY_ADDR 1 217*20c700f8SFeng Li #define TSEC2_PHY_ADDR 3 218*20c700f8SFeng Li 219*20c700f8SFeng Li #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 220*20c700f8SFeng Li #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 221*20c700f8SFeng Li 222*20c700f8SFeng Li #define TSEC1_PHYIDX 0 223*20c700f8SFeng Li #define TSEC2_PHYIDX 0 224*20c700f8SFeng Li 225*20c700f8SFeng Li #define CONFIG_ETHPRIME "eTSEC2" 226*20c700f8SFeng Li 227*20c700f8SFeng Li #define CONFIG_PHY_GIGE 228*20c700f8SFeng Li #define CONFIG_PHYLIB 229*20c700f8SFeng Li #define CONFIG_PHY_ATHEROS 230*20c700f8SFeng Li 231*20c700f8SFeng Li #define CONFIG_HAS_ETH0 232*20c700f8SFeng Li #define CONFIG_HAS_ETH1 233*20c700f8SFeng Li #define CONFIG_HAS_ETH2 234*20c700f8SFeng Li #endif 235*20c700f8SFeng Li 236*20c700f8SFeng Li /* PCIe */ 237*20c700f8SFeng Li #define CONFIG_PCI /* Enable PCI/PCIE */ 238*20c700f8SFeng Li #define CONFIG_PCIE1 /* PCIE controler 1 */ 239*20c700f8SFeng Li #define CONFIG_PCIE2 /* PCIE controler 2 */ 240*20c700f8SFeng Li 241*20c700f8SFeng Li /* Use common FSL Layerscape PCIe code */ 242*20c700f8SFeng Li #define CONFIG_PCIE_LAYERSCAPE 243*20c700f8SFeng Li #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie" 244*20c700f8SFeng Li 245*20c700f8SFeng Li #define CONFIG_SYS_PCI_64BIT 246*20c700f8SFeng Li 247*20c700f8SFeng Li #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000 248*20c700f8SFeng Li #define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */ 249*20c700f8SFeng Li #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000 250*20c700f8SFeng Li #define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */ 251*20c700f8SFeng Li 252*20c700f8SFeng Li #define CONFIG_SYS_PCIE_IO_BUS 0x00000000 253*20c700f8SFeng Li #define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000 254*20c700f8SFeng Li #define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */ 255*20c700f8SFeng Li 256*20c700f8SFeng Li #define CONFIG_SYS_PCIE_MEM_BUS 0x08000000 257*20c700f8SFeng Li #define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000 258*20c700f8SFeng Li #define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */ 259*20c700f8SFeng Li 260*20c700f8SFeng Li #ifdef CONFIG_PCI 261*20c700f8SFeng Li #define CONFIG_PCI_PNP 262*20c700f8SFeng Li #define CONFIG_PCI_SCAN_SHOW 263*20c700f8SFeng Li #define CONFIG_CMD_PCI 264*20c700f8SFeng Li #endif 265*20c700f8SFeng Li 266*20c700f8SFeng Li #define CONFIG_CMD_PING 267*20c700f8SFeng Li #define CONFIG_CMD_DHCP 268*20c700f8SFeng Li #define CONFIG_CMD_MII 269*20c700f8SFeng Li 270*20c700f8SFeng Li #define CONFIG_CMDLINE_TAG 271*20c700f8SFeng Li #define CONFIG_CMDLINE_EDITING 272*20c700f8SFeng Li 273*20c700f8SFeng Li #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT) 274*20c700f8SFeng Li #undef CONFIG_CMD_IMLS 275*20c700f8SFeng Li #endif 276*20c700f8SFeng Li 277*20c700f8SFeng Li #define CONFIG_PEN_ADDR_BIG_ENDIAN 278*20c700f8SFeng Li #define CONFIG_LAYERSCAPE_NS_ACCESS 279*20c700f8SFeng Li #define CONFIG_SMP_PEN_ADDR 0x01ee0200 280*20c700f8SFeng Li #define CONFIG_TIMER_CLK_FREQ 12500000 281*20c700f8SFeng Li 282*20c700f8SFeng Li #define CONFIG_HWCONFIG 283*20c700f8SFeng Li #define HWCONFIG_BUFFER_SIZE 256 284*20c700f8SFeng Li 285*20c700f8SFeng Li #define CONFIG_FSL_DEVICE_DISABLE 286*20c700f8SFeng Li 287*20c700f8SFeng Li #define CONFIG_EXTRA_ENV_SETTINGS \ 288*20c700f8SFeng Li "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \ 289*20c700f8SFeng Li "initrd_high=0xffffffff\0" \ 290*20c700f8SFeng Li "fdt_high=0xffffffff\0" 291*20c700f8SFeng Li 292*20c700f8SFeng Li /* 293*20c700f8SFeng Li * Miscellaneous configurable options 294*20c700f8SFeng Li */ 295*20c700f8SFeng Li #define CONFIG_SYS_LONGHELP /* undef to save memory */ 296*20c700f8SFeng Li #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 297*20c700f8SFeng Li #define CONFIG_AUTO_COMPLETE 298*20c700f8SFeng Li #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 299*20c700f8SFeng Li #define CONFIG_SYS_PBSIZE \ 300*20c700f8SFeng Li (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) 301*20c700f8SFeng Li #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 302*20c700f8SFeng Li #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 303*20c700f8SFeng Li 304*20c700f8SFeng Li #define CONFIG_CMD_GREPENV 305*20c700f8SFeng Li #define CONFIG_CMD_MEMINFO 306*20c700f8SFeng Li 307*20c700f8SFeng Li #define CONFIG_SYS_LOAD_ADDR 0x82000000 308*20c700f8SFeng Li 309*20c700f8SFeng Li #define CONFIG_LS102XA_STREAM_ID 310*20c700f8SFeng Li 311*20c700f8SFeng Li /* 312*20c700f8SFeng Li * Stack sizes 313*20c700f8SFeng Li * The stack sizes are set up in start.S using the settings below 314*20c700f8SFeng Li */ 315*20c700f8SFeng Li #define CONFIG_STACKSIZE (30 * 1024) 316*20c700f8SFeng Li 317*20c700f8SFeng Li #define CONFIG_SYS_INIT_SP_OFFSET \ 318*20c700f8SFeng Li (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 319*20c700f8SFeng Li #define CONFIG_SYS_INIT_SP_ADDR \ 320*20c700f8SFeng Li (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) 321*20c700f8SFeng Li 322*20c700f8SFeng Li #ifdef CONFIG_SPL_BUILD 323*20c700f8SFeng Li #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 324*20c700f8SFeng Li #else 325*20c700f8SFeng Li /* start of monitor */ 326*20c700f8SFeng Li #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 327*20c700f8SFeng Li #endif 328*20c700f8SFeng Li 329*20c700f8SFeng Li #define CONFIG_SYS_QE_FW_ADDR 0x67f40000 330*20c700f8SFeng Li 331*20c700f8SFeng Li /* 332*20c700f8SFeng Li * Environment 333*20c700f8SFeng Li */ 334*20c700f8SFeng Li 335*20c700f8SFeng Li #define CONFIG_ENV_OVERWRITE 336*20c700f8SFeng Li 337*20c700f8SFeng Li #if defined(CONFIG_SD_BOOT) 338*20c700f8SFeng Li #define CONFIG_ENV_OFFSET 0x100000 339*20c700f8SFeng Li #define CONFIG_ENV_IS_IN_MMC 340*20c700f8SFeng Li #define CONFIG_SYS_MMC_ENV_DEV 0 341*20c700f8SFeng Li #define CONFIG_ENV_SIZE 0x2000 342*20c700f8SFeng Li #elif defined(CONFIG_QSPI_BOOT) 343*20c700f8SFeng Li #define CONFIG_ENV_IS_IN_SPI_FLASH 344*20c700f8SFeng Li #define CONFIG_ENV_SIZE 0x2000 345*20c700f8SFeng Li #define CONFIG_ENV_OFFSET 0x100000 346*20c700f8SFeng Li #define CONFIG_ENV_SECT_SIZE 0x10000 347*20c700f8SFeng Li #endif 348*20c700f8SFeng Li 349*20c700f8SFeng Li #define CONFIG_OF_BOARD_SETUP 350*20c700f8SFeng Li #define CONFIG_OF_STDOUT_VIA_ALIAS 351*20c700f8SFeng Li #define CONFIG_CMD_BOOTZ 352*20c700f8SFeng Li 353*20c700f8SFeng Li #define CONFIG_MISC_INIT_R 354*20c700f8SFeng Li 355*20c700f8SFeng Li /* Hash command with SHA acceleration supported in hardware */ 356*20c700f8SFeng Li 357*20c700f8SFeng Li #ifdef CONFIG_FSL_CAAM 358*20c700f8SFeng Li 359*20c700f8SFeng Li #define CONFIG_CMD_HASH 360*20c700f8SFeng Li 361*20c700f8SFeng Li #define CONFIG_SHA_HW_ACCEL 362*20c700f8SFeng Li 363*20c700f8SFeng Li #endif 364*20c700f8SFeng Li 365*20c700f8SFeng Li #include <asm/fsl_secure_boot.h> 366*20c700f8SFeng Li 367*20c700f8SFeng Li #endif 368