1f4ec4522SNobuhiro Iwamatsu /* 2f4ec4522SNobuhiro Iwamatsu * include/configs/lager.h 3f4ec4522SNobuhiro Iwamatsu * This file is lager board configuration. 4f4ec4522SNobuhiro Iwamatsu * 5f4ec4522SNobuhiro Iwamatsu * Copyright (C) 2013 Renesas Electronics Corporation 6f4ec4522SNobuhiro Iwamatsu * 7f4ec4522SNobuhiro Iwamatsu * SPDX-License-Identifier: GPL-2.0 8f4ec4522SNobuhiro Iwamatsu */ 9f4ec4522SNobuhiro Iwamatsu 10f4ec4522SNobuhiro Iwamatsu #ifndef __LAGER_H 11f4ec4522SNobuhiro Iwamatsu #define __LAGER_H 12f4ec4522SNobuhiro Iwamatsu 13f4ec4522SNobuhiro Iwamatsu #undef DEBUG 14f4ec4522SNobuhiro Iwamatsu #define CONFIG_ARMV7 15f4ec4522SNobuhiro Iwamatsu #define CONFIG_R8A7790 16f4ec4522SNobuhiro Iwamatsu #define CONFIG_RMOBILE 17f4ec4522SNobuhiro Iwamatsu #define CONFIG_RMOBILE_BOARD_STRING "Lager" 18f4ec4522SNobuhiro Iwamatsu #define CONFIG_SH_GPIO_PFC 19f4ec4522SNobuhiro Iwamatsu #define MACH_TYPE_LAGER 4538 20f4ec4522SNobuhiro Iwamatsu #define CONFIG_MACH_TYPE MACH_TYPE_LAGER 21f4ec4522SNobuhiro Iwamatsu 22f4ec4522SNobuhiro Iwamatsu #include <asm/arch/rmobile.h> 23f4ec4522SNobuhiro Iwamatsu 24f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_EDITENV 25f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_SAVEENV 26f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_MEMORY 27f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_DFL 28f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_SDRAM 29f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_RUN 30f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_LOADS 3123565c6bSNobuhiro Iwamatsu #define CONFIG_CMD_NET 3223565c6bSNobuhiro Iwamatsu #define CONFIG_CMD_MII 3323565c6bSNobuhiro Iwamatsu #define CONFIG_CMD_PING 3423565c6bSNobuhiro Iwamatsu #define CONFIG_CMD_DHCP 3523565c6bSNobuhiro Iwamatsu #define CONFIG_CMD_NFS 36f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_BOOTZ 370e05b217SNobuhiro Iwamatsu 380e05b217SNobuhiro Iwamatsu #define CONFIG_CMD_SF 390e05b217SNobuhiro Iwamatsu #define CONFIG_CMD_SPI 400e05b217SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE 0xE8080000 41f4ec4522SNobuhiro Iwamatsu 42f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMDLINE_TAG 43f4ec4522SNobuhiro Iwamatsu #define CONFIG_SETUP_MEMORY_TAGS 44f4ec4522SNobuhiro Iwamatsu #define CONFIG_INITRD_TAG 45f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMDLINE_EDITING 46f4ec4522SNobuhiro Iwamatsu #define CONFIG_OF_LIBFDT 47f4ec4522SNobuhiro Iwamatsu 48f4ec4522SNobuhiro Iwamatsu /* #define CONFIG_OF_LIBFDT */ 49f4ec4522SNobuhiro Iwamatsu #define BOARD_LATE_INIT 50f4ec4522SNobuhiro Iwamatsu 51f4ec4522SNobuhiro Iwamatsu #define CONFIG_BAUDRATE 38400 52f4ec4522SNobuhiro Iwamatsu #define CONFIG_BOOTDELAY 3 53f4ec4522SNobuhiro Iwamatsu #define CONFIG_BOOTARGS "" 54f4ec4522SNobuhiro Iwamatsu 55f4ec4522SNobuhiro Iwamatsu #define CONFIG_VERSION_VARIABLE 56f4ec4522SNobuhiro Iwamatsu #undef CONFIG_SHOW_BOOT_PROGRESS 57f4ec4522SNobuhiro Iwamatsu 58f4ec4522SNobuhiro Iwamatsu #define CONFIG_ARCH_CPU_INIT 59f4ec4522SNobuhiro Iwamatsu #define CONFIG_DISPLAY_CPUINFO 60f4ec4522SNobuhiro Iwamatsu #define CONFIG_DISPLAY_BOARDINFO 61f4ec4522SNobuhiro Iwamatsu #define CONFIG_BOARD_EARLY_INIT_F 62f4ec4522SNobuhiro Iwamatsu #define CONFIG_USE_ARCH_MEMSET 63f4ec4522SNobuhiro Iwamatsu #define CONFIG_USE_ARCH_MEMCPY 64f4ec4522SNobuhiro Iwamatsu #define CONFIG_TMU_TIMER 65f4ec4522SNobuhiro Iwamatsu 66f4ec4522SNobuhiro Iwamatsu /* STACK */ 67f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_INIT_SP_ADDR 0xE827fffc 68f4ec4522SNobuhiro Iwamatsu #define STACK_AREA_SIZE 0xC000 69f4ec4522SNobuhiro Iwamatsu #define LOW_LEVEL_MERAM_STACK \ 70f4ec4522SNobuhiro Iwamatsu (CONFIG_SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4) 71f4ec4522SNobuhiro Iwamatsu 72f4ec4522SNobuhiro Iwamatsu /* MEMORY */ 73f4ec4522SNobuhiro Iwamatsu #define LAGER_SDRAM_BASE 0x40000000 74f4ec4522SNobuhiro Iwamatsu #define LAGER_SDRAM_SIZE (2048u * 1024 * 1024) 75f4ec4522SNobuhiro Iwamatsu #define LAGER_UBOOT_SDRAM_SIZE (512 * 1024 * 1024) 76f4ec4522SNobuhiro Iwamatsu 77f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_LONGHELP 78f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_CBSIZE 256 79f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_PBSIZE 256 80f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MAXARGS 16 81f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_BARGSIZE 512 82f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_BAUDRATE_TABLE { 38400, 115200 } 83f4ec4522SNobuhiro Iwamatsu 84f4ec4522SNobuhiro Iwamatsu /* SCIF */ 85f4ec4522SNobuhiro Iwamatsu #define CONFIG_SCIF_CONSOLE 86f4ec4522SNobuhiro Iwamatsu #define CONFIG_CONS_SCIF0 87f4ec4522SNobuhiro Iwamatsu #define SCIF0_BASE 0xe6e60000 88f4ec4522SNobuhiro Iwamatsu #undef CONFIG_SYS_CONSOLE_INFO_QUIET 89f4ec4522SNobuhiro Iwamatsu #undef CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE 90f4ec4522SNobuhiro Iwamatsu #undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE 91f4ec4522SNobuhiro Iwamatsu 92f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_START (LAGER_SDRAM_BASE) 93f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \ 94f4ec4522SNobuhiro Iwamatsu 504 * 1024 * 1024) 95f4ec4522SNobuhiro Iwamatsu #undef CONFIG_SYS_ALT_MEMTEST 96f4ec4522SNobuhiro Iwamatsu #undef CONFIG_SYS_MEMTEST_SCRATCH 97f4ec4522SNobuhiro Iwamatsu #undef CONFIG_SYS_LOADS_BAUD_CHANGE 98f4ec4522SNobuhiro Iwamatsu 99f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_SDRAM_BASE (LAGER_SDRAM_BASE) 100f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_SDRAM_SIZE (LAGER_UBOOT_SDRAM_SIZE) 101f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x7fc0) 102f4ec4522SNobuhiro Iwamatsu #define CONFIG_NR_DRAM_BANKS 1 103f4ec4522SNobuhiro Iwamatsu 104f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MONITOR_BASE 0x00000000 105f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MONITOR_LEN (256 * 1024) 106f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MALLOC_LEN (1 * 1024 * 1024) 107f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) 108f4ec4522SNobuhiro Iwamatsu 1090e05b217SNobuhiro Iwamatsu /* USE SPI */ 1100e05b217SNobuhiro Iwamatsu #define CONFIG_SPI 1110e05b217SNobuhiro Iwamatsu #define CONFIG_SPI_FLASH_BAR 1120e05b217SNobuhiro Iwamatsu #define CONFIG_SH_QSPI 1130e05b217SNobuhiro Iwamatsu #define CONFIG_SPI_FLASH 1140e05b217SNobuhiro Iwamatsu #define CONFIG_SPI_FLASH_SPANSION 1150e05b217SNobuhiro Iwamatsu #define CONFIG_SYS_NO_FLASH 1160e05b217SNobuhiro Iwamatsu 1170e05b217SNobuhiro Iwamatsu /* ENV setting */ 1180e05b217SNobuhiro Iwamatsu #define CONFIG_ENV_IS_IN_SPI_FLASH 1190e05b217SNobuhiro Iwamatsu #define CONFIG_ENV_ADDR 0xC0000 1200e05b217SNobuhiro Iwamatsu 1210e05b217SNobuhiro Iwamatsu /* Common ENV setting */ 1220e05b217SNobuhiro Iwamatsu #define CONFIG_ENV_OVERWRITE 1230e05b217SNobuhiro Iwamatsu #define CONFIG_ENV_SECT_SIZE (256 * 1024) 124f4ec4522SNobuhiro Iwamatsu #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR) 125f4ec4522SNobuhiro Iwamatsu #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) 126f4ec4522SNobuhiro Iwamatsu #define CONFIG_ENV_SIZE_REDUND (CONFIG_SYS_MONITOR_LEN) 127f4ec4522SNobuhiro Iwamatsu 12823565c6bSNobuhiro Iwamatsu /* SH Ether */ 12923565c6bSNobuhiro Iwamatsu #define CONFIG_NET_MULTI 13023565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER 13123565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_USE_PORT 0 13223565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_ADDR 0x1 13323565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_RMII 13423565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_ALIGNE_SIZE 64 13523565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_CACHE_WRITEBACK 13623565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_CACHE_INVALIDATE 13723565c6bSNobuhiro Iwamatsu #define CONFIG_PHYLIB 13823565c6bSNobuhiro Iwamatsu #define CONFIG_PHY_MICREL 13923565c6bSNobuhiro Iwamatsu #define CONFIG_BITBANGMII 14023565c6bSNobuhiro Iwamatsu #define CONFIG_BITBANGMII_MULTI 14123565c6bSNobuhiro Iwamatsu 142b9107adfSNobuhiro Iwamatsu /* I2C */ 143b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_I2C 144b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_RCAR 145b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C0_BASE 0xE6508000 146b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C0_SPEED 400000 147b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C1_BASE 0xE6518000 148b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C1_SPEED 400000 149b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C2_BASE 0xE6530000 150b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C2_SPEED 400000 151b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C3_BASE 0xE6540000 152b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C3_SPEED 400000 153b9107adfSNobuhiro Iwamatsu #define CONFIF_SYS_RCAR_I2C_NUM_CONTROLLERS 4 154b9107adfSNobuhiro Iwamatsu 155b9986be0SNobuhiro Iwamatsu #define CONFIG_SYS_I2C_POWERIC_ADDR 0x58 /* da9063 */ 156b9986be0SNobuhiro Iwamatsu 157f4ec4522SNobuhiro Iwamatsu /* Board Clock */ 158*b1f78a2eSNobuhiro Iwamatsu #define RMOBILE_XTAL_CLK 20000000u 159*b1f78a2eSNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ RMOBILE_XTAL_CLK 160*b1f78a2eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ (CONFIG_SYS_CLK_FREQ / 2) /* EXT / 2 */ 161*b1f78a2eSNobuhiro Iwamatsu #define CONFIG_PLL1_CLK_FREQ (CONFIG_SYS_CLK_FREQ * 156 / 2) 162f4ec4522SNobuhiro Iwamatsu #define CONFIG_PLL1_DIV2_CLK_FREQ (CONFIG_PLL1_CLK_FREQ / 2) 163f4ec4522SNobuhiro Iwamatsu #define CONFIG_MP_CLK_FREQ (CONFIG_PLL1_DIV2_CLK_FREQ / 15) 164b9107adfSNobuhiro Iwamatsu #define CONFIG_HP_CLK_FREQ (CONFIG_PLL1_CLK_FREQ / 12) 165f4ec4522SNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_MP_CLK_FREQ 166f4ec4522SNobuhiro Iwamatsu 167f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_TMU_CLK_DIV 4 168f4ec4522SNobuhiro Iwamatsu 169f4ec4522SNobuhiro Iwamatsu #endif /* __LAGER_H */ 170