1f4ec4522SNobuhiro Iwamatsu /* 2f4ec4522SNobuhiro Iwamatsu * include/configs/lager.h 3f4ec4522SNobuhiro Iwamatsu * This file is lager board configuration. 4f4ec4522SNobuhiro Iwamatsu * 5f4ec4522SNobuhiro Iwamatsu * Copyright (C) 2013 Renesas Electronics Corporation 6f4ec4522SNobuhiro Iwamatsu * 7f4ec4522SNobuhiro Iwamatsu * SPDX-License-Identifier: GPL-2.0 8f4ec4522SNobuhiro Iwamatsu */ 9f4ec4522SNobuhiro Iwamatsu 10f4ec4522SNobuhiro Iwamatsu #ifndef __LAGER_H 11f4ec4522SNobuhiro Iwamatsu #define __LAGER_H 12f4ec4522SNobuhiro Iwamatsu 13f4ec4522SNobuhiro Iwamatsu #undef DEBUG 14f4ec4522SNobuhiro Iwamatsu #define CONFIG_ARMV7 15f4ec4522SNobuhiro Iwamatsu #define CONFIG_R8A7790 16f4ec4522SNobuhiro Iwamatsu #define CONFIG_RMOBILE 17f4ec4522SNobuhiro Iwamatsu #define CONFIG_RMOBILE_BOARD_STRING "Lager" 18f4ec4522SNobuhiro Iwamatsu #define CONFIG_SH_GPIO_PFC 19f4ec4522SNobuhiro Iwamatsu 20f4ec4522SNobuhiro Iwamatsu #include <asm/arch/rmobile.h> 21f4ec4522SNobuhiro Iwamatsu 22f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_EDITENV 23f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_SAVEENV 24f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_MEMORY 25f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_DFL 26f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_SDRAM 27f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_RUN 28f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_LOADS 2923565c6bSNobuhiro Iwamatsu #define CONFIG_CMD_NET 3023565c6bSNobuhiro Iwamatsu #define CONFIG_CMD_MII 3123565c6bSNobuhiro Iwamatsu #define CONFIG_CMD_PING 3223565c6bSNobuhiro Iwamatsu #define CONFIG_CMD_DHCP 3323565c6bSNobuhiro Iwamatsu #define CONFIG_CMD_NFS 34f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_BOOTZ 350e05b217SNobuhiro Iwamatsu 360e05b217SNobuhiro Iwamatsu #define CONFIG_CMD_SF 370e05b217SNobuhiro Iwamatsu #define CONFIG_CMD_SPI 380e05b217SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE 0xE8080000 39*7f922e32SNobuhiro Iwamatsu #define CONFIG_SYS_THUMB_BUILD 40f4ec4522SNobuhiro Iwamatsu 41f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMDLINE_TAG 42f4ec4522SNobuhiro Iwamatsu #define CONFIG_SETUP_MEMORY_TAGS 43f4ec4522SNobuhiro Iwamatsu #define CONFIG_INITRD_TAG 44f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMDLINE_EDITING 45f4ec4522SNobuhiro Iwamatsu #define CONFIG_OF_LIBFDT 46f4ec4522SNobuhiro Iwamatsu 47f4ec4522SNobuhiro Iwamatsu /* #define CONFIG_OF_LIBFDT */ 48f4ec4522SNobuhiro Iwamatsu #define BOARD_LATE_INIT 49f4ec4522SNobuhiro Iwamatsu 50f4ec4522SNobuhiro Iwamatsu #define CONFIG_BAUDRATE 38400 51f4ec4522SNobuhiro Iwamatsu #define CONFIG_BOOTDELAY 3 52f4ec4522SNobuhiro Iwamatsu #define CONFIG_BOOTARGS "" 53f4ec4522SNobuhiro Iwamatsu 54f4ec4522SNobuhiro Iwamatsu #define CONFIG_VERSION_VARIABLE 55f4ec4522SNobuhiro Iwamatsu #undef CONFIG_SHOW_BOOT_PROGRESS 56f4ec4522SNobuhiro Iwamatsu 57f4ec4522SNobuhiro Iwamatsu #define CONFIG_ARCH_CPU_INIT 58f4ec4522SNobuhiro Iwamatsu #define CONFIG_DISPLAY_CPUINFO 59f4ec4522SNobuhiro Iwamatsu #define CONFIG_DISPLAY_BOARDINFO 60f4ec4522SNobuhiro Iwamatsu #define CONFIG_BOARD_EARLY_INIT_F 61f4ec4522SNobuhiro Iwamatsu #define CONFIG_TMU_TIMER 62f4ec4522SNobuhiro Iwamatsu 63f4ec4522SNobuhiro Iwamatsu /* STACK */ 64f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_INIT_SP_ADDR 0xE827fffc 65f4ec4522SNobuhiro Iwamatsu #define STACK_AREA_SIZE 0xC000 66f4ec4522SNobuhiro Iwamatsu #define LOW_LEVEL_MERAM_STACK \ 67f4ec4522SNobuhiro Iwamatsu (CONFIG_SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4) 68f4ec4522SNobuhiro Iwamatsu 69f4ec4522SNobuhiro Iwamatsu /* MEMORY */ 70f4ec4522SNobuhiro Iwamatsu #define LAGER_SDRAM_BASE 0x40000000 71f4ec4522SNobuhiro Iwamatsu #define LAGER_SDRAM_SIZE (2048u * 1024 * 1024) 72f4ec4522SNobuhiro Iwamatsu #define LAGER_UBOOT_SDRAM_SIZE (512 * 1024 * 1024) 73f4ec4522SNobuhiro Iwamatsu 74f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_LONGHELP 75f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_CBSIZE 256 76f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_PBSIZE 256 77f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MAXARGS 16 78f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_BARGSIZE 512 79f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_BAUDRATE_TABLE { 38400, 115200 } 80f4ec4522SNobuhiro Iwamatsu 81f4ec4522SNobuhiro Iwamatsu /* SCIF */ 82f4ec4522SNobuhiro Iwamatsu #define CONFIG_SCIF_CONSOLE 83f4ec4522SNobuhiro Iwamatsu #define CONFIG_CONS_SCIF0 84f4ec4522SNobuhiro Iwamatsu #undef CONFIG_SYS_CONSOLE_INFO_QUIET 85f4ec4522SNobuhiro Iwamatsu #undef CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE 86f4ec4522SNobuhiro Iwamatsu #undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE 87f4ec4522SNobuhiro Iwamatsu 88f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_START (LAGER_SDRAM_BASE) 89f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \ 90f4ec4522SNobuhiro Iwamatsu 504 * 1024 * 1024) 91f4ec4522SNobuhiro Iwamatsu #undef CONFIG_SYS_ALT_MEMTEST 92f4ec4522SNobuhiro Iwamatsu #undef CONFIG_SYS_MEMTEST_SCRATCH 93f4ec4522SNobuhiro Iwamatsu #undef CONFIG_SYS_LOADS_BAUD_CHANGE 94f4ec4522SNobuhiro Iwamatsu 95f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_SDRAM_BASE (LAGER_SDRAM_BASE) 96f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_SDRAM_SIZE (LAGER_UBOOT_SDRAM_SIZE) 97f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x7fc0) 98f4ec4522SNobuhiro Iwamatsu #define CONFIG_NR_DRAM_BANKS 1 99f4ec4522SNobuhiro Iwamatsu 100f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MONITOR_BASE 0x00000000 101f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MONITOR_LEN (256 * 1024) 102f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MALLOC_LEN (1 * 1024 * 1024) 103f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) 104f4ec4522SNobuhiro Iwamatsu 1050e05b217SNobuhiro Iwamatsu /* USE SPI */ 1060e05b217SNobuhiro Iwamatsu #define CONFIG_SPI 1070e05b217SNobuhiro Iwamatsu #define CONFIG_SPI_FLASH_BAR 1080e05b217SNobuhiro Iwamatsu #define CONFIG_SH_QSPI 1090e05b217SNobuhiro Iwamatsu #define CONFIG_SPI_FLASH 1100e05b217SNobuhiro Iwamatsu #define CONFIG_SPI_FLASH_SPANSION 1110e05b217SNobuhiro Iwamatsu #define CONFIG_SYS_NO_FLASH 1120e05b217SNobuhiro Iwamatsu 1130e05b217SNobuhiro Iwamatsu /* ENV setting */ 1140e05b217SNobuhiro Iwamatsu #define CONFIG_ENV_IS_IN_SPI_FLASH 1150e05b217SNobuhiro Iwamatsu #define CONFIG_ENV_ADDR 0xC0000 1160e05b217SNobuhiro Iwamatsu 1170e05b217SNobuhiro Iwamatsu /* Common ENV setting */ 1180e05b217SNobuhiro Iwamatsu #define CONFIG_ENV_OVERWRITE 1190e05b217SNobuhiro Iwamatsu #define CONFIG_ENV_SECT_SIZE (256 * 1024) 120f4ec4522SNobuhiro Iwamatsu #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR) 121f4ec4522SNobuhiro Iwamatsu #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE) 122f4ec4522SNobuhiro Iwamatsu #define CONFIG_ENV_SIZE_REDUND (CONFIG_SYS_MONITOR_LEN) 123f4ec4522SNobuhiro Iwamatsu 12423565c6bSNobuhiro Iwamatsu /* SH Ether */ 12523565c6bSNobuhiro Iwamatsu #define CONFIG_NET_MULTI 12623565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER 12723565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_USE_PORT 0 12823565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_ADDR 0x1 12923565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_RMII 13023565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_ALIGNE_SIZE 64 13123565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_CACHE_WRITEBACK 13223565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_CACHE_INVALIDATE 13323565c6bSNobuhiro Iwamatsu #define CONFIG_PHYLIB 13423565c6bSNobuhiro Iwamatsu #define CONFIG_PHY_MICREL 13523565c6bSNobuhiro Iwamatsu #define CONFIG_BITBANGMII 13623565c6bSNobuhiro Iwamatsu #define CONFIG_BITBANGMII_MULTI 13723565c6bSNobuhiro Iwamatsu 138b9107adfSNobuhiro Iwamatsu /* I2C */ 139b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_I2C 140b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_RCAR 141b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C0_BASE 0xE6508000 142b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C0_SPEED 400000 143b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C1_BASE 0xE6518000 144b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C1_SPEED 400000 145b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C2_BASE 0xE6530000 146b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C2_SPEED 400000 147b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C3_BASE 0xE6540000 148b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C3_SPEED 400000 149b9107adfSNobuhiro Iwamatsu #define CONFIF_SYS_RCAR_I2C_NUM_CONTROLLERS 4 150b9107adfSNobuhiro Iwamatsu 151b9986be0SNobuhiro Iwamatsu #define CONFIG_SYS_I2C_POWERIC_ADDR 0x58 /* da9063 */ 152b9986be0SNobuhiro Iwamatsu 153f4ec4522SNobuhiro Iwamatsu /* Board Clock */ 154b1f78a2eSNobuhiro Iwamatsu #define RMOBILE_XTAL_CLK 20000000u 155b1f78a2eSNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ RMOBILE_XTAL_CLK 156b1f78a2eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ (CONFIG_SYS_CLK_FREQ / 2) /* EXT / 2 */ 157b1f78a2eSNobuhiro Iwamatsu #define CONFIG_PLL1_CLK_FREQ (CONFIG_SYS_CLK_FREQ * 156 / 2) 158f4ec4522SNobuhiro Iwamatsu #define CONFIG_PLL1_DIV2_CLK_FREQ (CONFIG_PLL1_CLK_FREQ / 2) 159f4ec4522SNobuhiro Iwamatsu #define CONFIG_MP_CLK_FREQ (CONFIG_PLL1_DIV2_CLK_FREQ / 15) 160b9107adfSNobuhiro Iwamatsu #define CONFIG_HP_CLK_FREQ (CONFIG_PLL1_CLK_FREQ / 12) 161f4ec4522SNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_MP_CLK_FREQ 162f4ec4522SNobuhiro Iwamatsu 163f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_TMU_CLK_DIV 4 164f4ec4522SNobuhiro Iwamatsu 165f4ec4522SNobuhiro Iwamatsu #endif /* __LAGER_H */ 166