xref: /rk3399_rockchip-uboot/include/configs/lager.h (revision 5c4bb96e9cd1f307da90a157c7dbaaab89cadffa)
1f4ec4522SNobuhiro Iwamatsu /*
2f4ec4522SNobuhiro Iwamatsu  * include/configs/lager.h
3f4ec4522SNobuhiro Iwamatsu  *     This file is lager board configuration.
4f4ec4522SNobuhiro Iwamatsu  *
5f4ec4522SNobuhiro Iwamatsu  * Copyright (C) 2013 Renesas Electronics Corporation
6f4ec4522SNobuhiro Iwamatsu  *
7f4ec4522SNobuhiro Iwamatsu  * SPDX-License-Identifier: GPL-2.0
8f4ec4522SNobuhiro Iwamatsu  */
9f4ec4522SNobuhiro Iwamatsu 
10f4ec4522SNobuhiro Iwamatsu #ifndef __LAGER_H
11f4ec4522SNobuhiro Iwamatsu #define __LAGER_H
12f4ec4522SNobuhiro Iwamatsu 
13f4ec4522SNobuhiro Iwamatsu #undef DEBUG
14f4ec4522SNobuhiro Iwamatsu #define CONFIG_ARMV7
15f4ec4522SNobuhiro Iwamatsu #define CONFIG_R8A7790
16f4ec4522SNobuhiro Iwamatsu #define CONFIG_RMOBILE
17f4ec4522SNobuhiro Iwamatsu #define CONFIG_RMOBILE_BOARD_STRING "Lager"
18f4ec4522SNobuhiro Iwamatsu #define CONFIG_SH_GPIO_PFC
19f4ec4522SNobuhiro Iwamatsu 
20f4ec4522SNobuhiro Iwamatsu #include <asm/arch/rmobile.h>
21f4ec4522SNobuhiro Iwamatsu 
22f4ec4522SNobuhiro Iwamatsu #define	CONFIG_CMD_EDITENV
23f4ec4522SNobuhiro Iwamatsu #define	CONFIG_CMD_SAVEENV
24f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_MEMORY
25f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_DFL
26f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_SDRAM
27f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_RUN
28f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_LOADS
2923565c6bSNobuhiro Iwamatsu #define CONFIG_CMD_NET
3023565c6bSNobuhiro Iwamatsu #define CONFIG_CMD_MII
3123565c6bSNobuhiro Iwamatsu #define CONFIG_CMD_PING
3223565c6bSNobuhiro Iwamatsu #define CONFIG_CMD_DHCP
3323565c6bSNobuhiro Iwamatsu #define CONFIG_CMD_NFS
34f4ec4522SNobuhiro Iwamatsu #define CONFIG_CMD_BOOTZ
35*5c4bb96eSNobuhiro Iwamatsu #define CONFIG_CMD_USB
360e05b217SNobuhiro Iwamatsu 
370e05b217SNobuhiro Iwamatsu #define CONFIG_CMD_SF
380e05b217SNobuhiro Iwamatsu #define CONFIG_CMD_SPI
390e05b217SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE	0xE8080000
407f922e32SNobuhiro Iwamatsu #define CONFIG_SYS_THUMB_BUILD
41f4ec4522SNobuhiro Iwamatsu 
42f4ec4522SNobuhiro Iwamatsu #define	CONFIG_CMDLINE_TAG
43f4ec4522SNobuhiro Iwamatsu #define	CONFIG_SETUP_MEMORY_TAGS
44f4ec4522SNobuhiro Iwamatsu #define	CONFIG_INITRD_TAG
45f4ec4522SNobuhiro Iwamatsu #define	CONFIG_CMDLINE_EDITING
46f4ec4522SNobuhiro Iwamatsu #define	CONFIG_OF_LIBFDT
47f4ec4522SNobuhiro Iwamatsu 
48f4ec4522SNobuhiro Iwamatsu /* #define CONFIG_OF_LIBFDT */
49f4ec4522SNobuhiro Iwamatsu #define BOARD_LATE_INIT
50f4ec4522SNobuhiro Iwamatsu 
51f4ec4522SNobuhiro Iwamatsu #define CONFIG_BAUDRATE		38400
52f4ec4522SNobuhiro Iwamatsu #define CONFIG_BOOTDELAY	3
53f4ec4522SNobuhiro Iwamatsu #define CONFIG_BOOTARGS		""
54f4ec4522SNobuhiro Iwamatsu 
55f4ec4522SNobuhiro Iwamatsu #define CONFIG_VERSION_VARIABLE
56f4ec4522SNobuhiro Iwamatsu #undef	CONFIG_SHOW_BOOT_PROGRESS
57f4ec4522SNobuhiro Iwamatsu 
58f4ec4522SNobuhiro Iwamatsu #define CONFIG_ARCH_CPU_INIT
59f4ec4522SNobuhiro Iwamatsu #define CONFIG_DISPLAY_CPUINFO
60f4ec4522SNobuhiro Iwamatsu #define CONFIG_DISPLAY_BOARDINFO
61f4ec4522SNobuhiro Iwamatsu #define CONFIG_BOARD_EARLY_INIT_F
62f4ec4522SNobuhiro Iwamatsu #define CONFIG_TMU_TIMER
63f4ec4522SNobuhiro Iwamatsu 
64f4ec4522SNobuhiro Iwamatsu /* STACK */
65f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_INIT_SP_ADDR		0xE827fffc
66f4ec4522SNobuhiro Iwamatsu #define STACK_AREA_SIZE				0xC000
67f4ec4522SNobuhiro Iwamatsu #define LOW_LEVEL_MERAM_STACK	\
68f4ec4522SNobuhiro Iwamatsu 		(CONFIG_SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4)
69f4ec4522SNobuhiro Iwamatsu 
70f4ec4522SNobuhiro Iwamatsu /* MEMORY */
71f4ec4522SNobuhiro Iwamatsu #define LAGER_SDRAM_BASE	0x40000000
72f4ec4522SNobuhiro Iwamatsu #define LAGER_SDRAM_SIZE	(2048u * 1024 * 1024)
73f4ec4522SNobuhiro Iwamatsu #define LAGER_UBOOT_SDRAM_SIZE	(512 * 1024 * 1024)
74f4ec4522SNobuhiro Iwamatsu 
75f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_LONGHELP
76f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_CBSIZE		256
77f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_PBSIZE		256
78f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MAXARGS		16
79f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_BARGSIZE		512
80f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_BAUDRATE_TABLE	{ 38400, 115200 }
81f4ec4522SNobuhiro Iwamatsu 
82f4ec4522SNobuhiro Iwamatsu /* SCIF */
83f4ec4522SNobuhiro Iwamatsu #define CONFIG_SCIF_CONSOLE
84f4ec4522SNobuhiro Iwamatsu #define CONFIG_CONS_SCIF0
85f4ec4522SNobuhiro Iwamatsu #undef	CONFIG_SYS_CONSOLE_INFO_QUIET
86f4ec4522SNobuhiro Iwamatsu #undef	CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
87f4ec4522SNobuhiro Iwamatsu #undef	CONFIG_SYS_CONSOLE_ENV_OVERWRITE
88f4ec4522SNobuhiro Iwamatsu 
89f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_START	(LAGER_SDRAM_BASE)
90f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + \
91f4ec4522SNobuhiro Iwamatsu 					 504 * 1024 * 1024)
92f4ec4522SNobuhiro Iwamatsu #undef	CONFIG_SYS_ALT_MEMTEST
93f4ec4522SNobuhiro Iwamatsu #undef	CONFIG_SYS_MEMTEST_SCRATCH
94f4ec4522SNobuhiro Iwamatsu #undef	CONFIG_SYS_LOADS_BAUD_CHANGE
95f4ec4522SNobuhiro Iwamatsu 
96f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_SDRAM_BASE		(LAGER_SDRAM_BASE)
97f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_SDRAM_SIZE		(LAGER_UBOOT_SDRAM_SIZE)
98f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x7fc0)
99f4ec4522SNobuhiro Iwamatsu #define CONFIG_NR_DRAM_BANKS		1
100f4ec4522SNobuhiro Iwamatsu 
101f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MONITOR_BASE		0x00000000
102f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MONITOR_LEN		(256 * 1024)
103f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_MALLOC_LEN		(1 * 1024 * 1024)
104f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_BOOTMAPSZ		(8 * 1024 * 1024)
105f4ec4522SNobuhiro Iwamatsu 
1060e05b217SNobuhiro Iwamatsu /* USE SPI */
1070e05b217SNobuhiro Iwamatsu #define CONFIG_SPI
1080e05b217SNobuhiro Iwamatsu #define CONFIG_SPI_FLASH_BAR
1090e05b217SNobuhiro Iwamatsu #define CONFIG_SH_QSPI
1100e05b217SNobuhiro Iwamatsu #define CONFIG_SPI_FLASH
1110e05b217SNobuhiro Iwamatsu #define CONFIG_SPI_FLASH_SPANSION
1120e05b217SNobuhiro Iwamatsu #define CONFIG_SYS_NO_FLASH
1130e05b217SNobuhiro Iwamatsu 
1140e05b217SNobuhiro Iwamatsu /* ENV setting */
1150e05b217SNobuhiro Iwamatsu #define CONFIG_ENV_IS_IN_SPI_FLASH
1160e05b217SNobuhiro Iwamatsu #define CONFIG_ENV_ADDR	0xC0000
1170e05b217SNobuhiro Iwamatsu 
1180e05b217SNobuhiro Iwamatsu /* Common ENV setting */
1190e05b217SNobuhiro Iwamatsu #define CONFIG_ENV_OVERWRITE
1200e05b217SNobuhiro Iwamatsu #define CONFIG_ENV_SECT_SIZE	(256 * 1024)
121f4ec4522SNobuhiro Iwamatsu #define CONFIG_ENV_OFFSET	(CONFIG_ENV_ADDR)
122f4ec4522SNobuhiro Iwamatsu #define CONFIG_ENV_SIZE		(CONFIG_ENV_SECT_SIZE)
123f4ec4522SNobuhiro Iwamatsu #define CONFIG_ENV_SIZE_REDUND	(CONFIG_SYS_MONITOR_LEN)
124f4ec4522SNobuhiro Iwamatsu 
12523565c6bSNobuhiro Iwamatsu /* SH Ether */
12623565c6bSNobuhiro Iwamatsu #define	CONFIG_NET_MULTI
12723565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER
12823565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_USE_PORT	0
12923565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_ADDR	0x1
13023565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_RMII
13123565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_ALIGNE_SIZE	64
13223565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_CACHE_WRITEBACK
13323565c6bSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_CACHE_INVALIDATE
13423565c6bSNobuhiro Iwamatsu #define CONFIG_PHYLIB
13523565c6bSNobuhiro Iwamatsu #define CONFIG_PHY_MICREL
13623565c6bSNobuhiro Iwamatsu #define CONFIG_BITBANGMII
13723565c6bSNobuhiro Iwamatsu #define CONFIG_BITBANGMII_MULTI
13823565c6bSNobuhiro Iwamatsu 
139b9107adfSNobuhiro Iwamatsu /* I2C */
140b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_I2C
141b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_RCAR
142b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C0_BASE	0xE6508000
143b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C0_SPEED	400000
144b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C1_BASE	0xE6518000
145b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C1_SPEED	400000
146b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C2_BASE	0xE6530000
147b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C2_SPEED	400000
148b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C3_BASE	0xE6540000
149b9107adfSNobuhiro Iwamatsu #define CONFIG_SYS_RCAR_I2C3_SPEED	400000
150b9107adfSNobuhiro Iwamatsu #define CONFIF_SYS_RCAR_I2C_NUM_CONTROLLERS	4
151b9107adfSNobuhiro Iwamatsu 
152b9986be0SNobuhiro Iwamatsu #define CONFIG_SYS_I2C_POWERIC_ADDR 0x58 /* da9063 */
153b9986be0SNobuhiro Iwamatsu 
154f4ec4522SNobuhiro Iwamatsu /* Board Clock */
155b1f78a2eSNobuhiro Iwamatsu #define RMOBILE_XTAL_CLK	20000000u
156b1f78a2eSNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ	RMOBILE_XTAL_CLK
157b1f78a2eSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ	(CONFIG_SYS_CLK_FREQ / 2) /* EXT / 2 */
158b1f78a2eSNobuhiro Iwamatsu #define CONFIG_PLL1_CLK_FREQ	(CONFIG_SYS_CLK_FREQ * 156 / 2)
159f4ec4522SNobuhiro Iwamatsu #define CONFIG_PLL1_DIV2_CLK_FREQ	(CONFIG_PLL1_CLK_FREQ / 2)
160f4ec4522SNobuhiro Iwamatsu #define CONFIG_MP_CLK_FREQ	(CONFIG_PLL1_DIV2_CLK_FREQ / 15)
161b9107adfSNobuhiro Iwamatsu #define CONFIG_HP_CLK_FREQ	(CONFIG_PLL1_CLK_FREQ / 12)
162f4ec4522SNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ	CONFIG_MP_CLK_FREQ
163f4ec4522SNobuhiro Iwamatsu 
164f4ec4522SNobuhiro Iwamatsu #define CONFIG_SYS_TMU_CLK_DIV	4
165f4ec4522SNobuhiro Iwamatsu 
166*5c4bb96eSNobuhiro Iwamatsu /* USB */
167*5c4bb96eSNobuhiro Iwamatsu #define CONFIG_USB_EHCI
168*5c4bb96eSNobuhiro Iwamatsu #define CONFIG_USB_EHCI_RMOBILE
169*5c4bb96eSNobuhiro Iwamatsu #define CONFIG_USB_MAX_CONTROLLER_COUNT	4
170*5c4bb96eSNobuhiro Iwamatsu #define CONFIG_USB_STORAGE
171*5c4bb96eSNobuhiro Iwamatsu 
172f4ec4522SNobuhiro Iwamatsu #endif	/* __LAGER_H */
173