xref: /rk3399_rockchip-uboot/include/configs/kzm9g.h (revision 1cc95f6e1b38e96dfbb5ffb9aec211b1d0a88135)
18d811ca3SNobuhiro Iwamatsu /*
28d811ca3SNobuhiro Iwamatsu  * Copyright (C) 2012 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
38d811ca3SNobuhiro Iwamatsu  * Copyright (C) 2012 Renesas Solutions Corp.
48d811ca3SNobuhiro Iwamatsu  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
68d811ca3SNobuhiro Iwamatsu  */
78d811ca3SNobuhiro Iwamatsu 
88d811ca3SNobuhiro Iwamatsu #ifndef __KZM9G_H
98d811ca3SNobuhiro Iwamatsu #define __KZM9G_H
108d811ca3SNobuhiro Iwamatsu 
118d811ca3SNobuhiro Iwamatsu #undef DEBUG
128d811ca3SNobuhiro Iwamatsu 
133709844fSAlbert ARIBAUD #define CONFIG_SYS_CACHELINE_SIZE	32
143709844fSAlbert ARIBAUD 
158d811ca3SNobuhiro Iwamatsu #define CONFIG_SH73A0
168d811ca3SNobuhiro Iwamatsu #define CONFIG_KZM_A9_GT
17*1cc95f6eSNobuhiro Iwamatsu #define CONFIG_ARCH_RMOBILE_BOARD_STRING	"KMC KZM-A9-GT"
188d811ca3SNobuhiro Iwamatsu #define CONFIG_MACH_TYPE MACH_TYPE_KZM9G
198d811ca3SNobuhiro Iwamatsu 
208d811ca3SNobuhiro Iwamatsu #include <asm/arch/rmobile.h>
218d811ca3SNobuhiro Iwamatsu 
228d811ca3SNobuhiro Iwamatsu #define CONFIG_ARCH_CPU_INIT
238d811ca3SNobuhiro Iwamatsu #define CONFIG_DISPLAY_CPUINFO
248d811ca3SNobuhiro Iwamatsu #define CONFIG_DISPLAY_BOARDINFO
258d811ca3SNobuhiro Iwamatsu #define CONFIG_BOARD_EARLY_INIT_F
268d811ca3SNobuhiro Iwamatsu 
278d811ca3SNobuhiro Iwamatsu #define CONFIG_CMDLINE_TAG
288d811ca3SNobuhiro Iwamatsu #define CONFIG_SETUP_MEMORY_TAGS
298d811ca3SNobuhiro Iwamatsu #define CONFIG_INITRD_TAG
308d811ca3SNobuhiro Iwamatsu #define CONFIG_DOS_PARTITION
318d811ca3SNobuhiro Iwamatsu 
3218a65af4STetsuyuki Kobayashi #define CONFIG_BAUDRATE		115200
338d811ca3SNobuhiro Iwamatsu #define CONFIG_BOOTARGS		"root=/dev/null console=ttySC4,115200"
348d811ca3SNobuhiro Iwamatsu 
358d811ca3SNobuhiro Iwamatsu #define CONFIG_VERSION_VARIABLE
368d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SHOW_BOOT_PROGRESS
378d811ca3SNobuhiro Iwamatsu 
388d811ca3SNobuhiro Iwamatsu /* MEMORY */
398d811ca3SNobuhiro Iwamatsu #define KZM_SDRAM_BASE	(0x40000000)
408d811ca3SNobuhiro Iwamatsu #define PHYS_SDRAM		KZM_SDRAM_BASE
418d811ca3SNobuhiro Iwamatsu #define PHYS_SDRAM_SIZE		(512 * 1024 * 1024)
428d811ca3SNobuhiro Iwamatsu #define CONFIG_NR_DRAM_BANKS	(1)
438d811ca3SNobuhiro Iwamatsu 
448d811ca3SNobuhiro Iwamatsu /* NOR Flash */
458d811ca3SNobuhiro Iwamatsu #define KZM_FLASH_BASE	(0x00000000)
468d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_BASE		(KZM_FLASH_BASE)
478d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_CFI_WIDTH	(FLASH_CFI_16BIT)
488d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MAX_FLASH_BANKS	(1)
498d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MAX_FLASH_SECT	(512)
508d811ca3SNobuhiro Iwamatsu 
518d811ca3SNobuhiro Iwamatsu /* prompt */
528d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_LONGHELP
538d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_CBSIZE		256
548d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_PBSIZE		256
558d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MAXARGS		16
568d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_BARGSIZE		512
578d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_BAUDRATE_TABLE	{ 115200 }
588d811ca3SNobuhiro Iwamatsu 
598d811ca3SNobuhiro Iwamatsu /* SCIF */
608d811ca3SNobuhiro Iwamatsu #define CONFIG_SCIF_CONSOLE
618d811ca3SNobuhiro Iwamatsu #define CONFIG_CONS_SCIF4
628d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SYS_CONSOLE_INFO_QUIET
638d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
648d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SYS_CONSOLE_ENV_OVERWRITE
658d811ca3SNobuhiro Iwamatsu 
668d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_START	(KZM_SDRAM_BASE)
678d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_END \
688d811ca3SNobuhiro Iwamatsu 	(CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
698d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SYS_ALT_MEMTEST
708d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SYS_MEMTEST_SCRATCH
718d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SYS_LOADS_BAUD_CHANGE
728d811ca3SNobuhiro Iwamatsu 
738d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_INIT_RAM_ADDR	(0xE5600000) /* on MERAM */
748d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_INIT_RAM_SIZE	(0x10000)
758d811ca3SNobuhiro Iwamatsu #define LOW_LEVEL_MERAM_STACK		(CONFIG_SYS_INIT_RAM_ADDR - 4)
768d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
778d811ca3SNobuhiro Iwamatsu 					 CONFIG_SYS_INIT_RAM_SIZE - \
788d811ca3SNobuhiro Iwamatsu 					 GENERATED_GBL_DATA_SIZE)
799415cf93STetsuyuki Kobayashi #define CONFIG_SDRAM_OFFSET_FOR_RT	(16 * 1024 * 1024)
809415cf93STetsuyuki Kobayashi #define CONFIG_SYS_SDRAM_BASE	(KZM_SDRAM_BASE + CONFIG_SDRAM_OFFSET_FOR_RT)
819415cf93STetsuyuki Kobayashi #define CONFIG_SYS_SDRAM_SIZE	(PHYS_SDRAM_SIZE - CONFIG_SDRAM_OFFSET_FOR_RT)
828d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
838d811ca3SNobuhiro Iwamatsu 
848d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MONITOR_BASE	(KZM_FLASH_BASE)
858d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MALLOC_LEN	(CONFIG_ENV_SIZE + 128 * 1024)
868d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_BOOTMAPSZ	(8 * 1024 * 1024)
878d811ca3SNobuhiro Iwamatsu 
888d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE		0x00000000
898d811ca3SNobuhiro Iwamatsu #define CONFIG_STANDALONE_LOAD_ADDR	0x41000000
908d811ca3SNobuhiro Iwamatsu 
918d811ca3SNobuhiro Iwamatsu /* FLASH */
928d811ca3SNobuhiro Iwamatsu #define CONFIG_FLASH_CFI_DRIVER
938d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_CFI
948d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SYS_FLASH_QUIET_TEST
958d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_EMPTY_INFO
968d811ca3SNobuhiro Iwamatsu #define FLASH_SECTOR_SIZE	(256 * 1024)	/* 256 KB sectors */
978d811ca3SNobuhiro Iwamatsu #define CONFIG_ENV_SIZE		FLASH_SECTOR_SIZE
988d811ca3SNobuhiro Iwamatsu #define CONFIG_ENV_OFFSET	FLASH_SECTOR_SIZE
998d811ca3SNobuhiro Iwamatsu #define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
1008d811ca3SNobuhiro Iwamatsu 
1018d811ca3SNobuhiro Iwamatsu /* Timeout for Flash erase operations (in ms) */
1028d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_ERASE_TOUT	(3 * 1000)
1038d811ca3SNobuhiro Iwamatsu /* Timeout for Flash write operations (in ms) */
1048d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_WRITE_TOUT	(3 * 1000)
1058d811ca3SNobuhiro Iwamatsu /* Timeout for Flash set sector lock bit operations (in ms) */
1068d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_LOCK_TOUT		(3 * 1000)
1078d811ca3SNobuhiro Iwamatsu /* Timeout for Flash clear lock bit operations (in ms) */
1088d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_UNLOCK_TOUT	(3 * 1000)
1098d811ca3SNobuhiro Iwamatsu 
1108d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SYS_FLASH_PROTECTION
1118d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SYS_DIRECT_FLASH_TFTP
1128d811ca3SNobuhiro Iwamatsu #define CONFIG_ENV_IS_IN_FLASH
1138d811ca3SNobuhiro Iwamatsu 
1148d811ca3SNobuhiro Iwamatsu /* GPIO / PFC */
1158d811ca3SNobuhiro Iwamatsu #define CONFIG_SH_GPIO_PFC
1168d811ca3SNobuhiro Iwamatsu 
1178d811ca3SNobuhiro Iwamatsu /* Clock */
118eae6c8abSNobuhiro Iwamatsu #define CONFIG_GLOBAL_TIMER
1198d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ	(48000000)
1208d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_CPU_CLK	(1196000000)
12159562ff6SNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
1228d811ca3SNobuhiro Iwamatsu #define TMU_CLK_DIVIDER		(4)	/* 4 (default), 16, 64, 256 or 1024 */
1238d811ca3SNobuhiro Iwamatsu 
1248d811ca3SNobuhiro Iwamatsu /* Ether */
1258d811ca3SNobuhiro Iwamatsu #define CONFIG_SMC911X
1268d811ca3SNobuhiro Iwamatsu #define CONFIG_SMC911X_BASE	(0x10000000)
1278d811ca3SNobuhiro Iwamatsu #define CONFIG_SMC911X_32_BIT
12838263df8STetsuyuki Kobayashi #define CONFIG_NFS_TIMEOUT 10000UL
1298d811ca3SNobuhiro Iwamatsu 
1308d811ca3SNobuhiro Iwamatsu /* I2C */
1312035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C
1322035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH
1332035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 5
1342035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE0	0xE6820000
1352035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED0	100000
1362035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE1	0xE6822000
1372035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED1	100000
1382035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE2	0xE6824000
1392035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED2	100000
1402035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE3	0xE6826000
1412035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED3	100000
1422035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE4	0xE6828000
1432035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED4	100000
144b1af67feSTetsuyuki Kobayashi #define CONFIG_SH_I2C_8BIT
1452035d77dSNobuhiro Iwamatsu #define CONFIG_SH_I2C_DATA_HIGH 4
1462035d77dSNobuhiro Iwamatsu #define CONFIG_SH_I2C_DATA_LOW  5
1472035d77dSNobuhiro Iwamatsu #define CONFIG_SH_I2C_CLOCK     104000000 /* 104 MHz */
1488d811ca3SNobuhiro Iwamatsu 
1498d811ca3SNobuhiro Iwamatsu #endif /* __KZM9G_H */
150