xref: /rk3399_rockchip-uboot/include/configs/kzm9g.h (revision 8a7507a8a394f4fccbd7eb730910cf62de6f8d32)
18d811ca3SNobuhiro Iwamatsu /*
28d811ca3SNobuhiro Iwamatsu  * Copyright (C) 2012 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
38d811ca3SNobuhiro Iwamatsu  * Copyright (C) 2012 Renesas Solutions Corp.
48d811ca3SNobuhiro Iwamatsu  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
68d811ca3SNobuhiro Iwamatsu  */
78d811ca3SNobuhiro Iwamatsu 
88d811ca3SNobuhiro Iwamatsu #ifndef __KZM9G_H
98d811ca3SNobuhiro Iwamatsu #define __KZM9G_H
108d811ca3SNobuhiro Iwamatsu 
118d811ca3SNobuhiro Iwamatsu #undef DEBUG
128d811ca3SNobuhiro Iwamatsu 
138d811ca3SNobuhiro Iwamatsu #define CONFIG_SH73A0
148d811ca3SNobuhiro Iwamatsu #define CONFIG_KZM_A9_GT
15*1cc95f6eSNobuhiro Iwamatsu #define CONFIG_ARCH_RMOBILE_BOARD_STRING	"KMC KZM-A9-GT"
168d811ca3SNobuhiro Iwamatsu #define CONFIG_MACH_TYPE MACH_TYPE_KZM9G
178d811ca3SNobuhiro Iwamatsu 
188d811ca3SNobuhiro Iwamatsu #include <asm/arch/rmobile.h>
198d811ca3SNobuhiro Iwamatsu 
208d811ca3SNobuhiro Iwamatsu #define CONFIG_ARCH_CPU_INIT
218d811ca3SNobuhiro Iwamatsu 
228d811ca3SNobuhiro Iwamatsu #define CONFIG_CMDLINE_TAG
238d811ca3SNobuhiro Iwamatsu #define CONFIG_SETUP_MEMORY_TAGS
248d811ca3SNobuhiro Iwamatsu #define CONFIG_INITRD_TAG
258d811ca3SNobuhiro Iwamatsu 
268d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SHOW_BOOT_PROGRESS
278d811ca3SNobuhiro Iwamatsu 
288d811ca3SNobuhiro Iwamatsu /* MEMORY */
298d811ca3SNobuhiro Iwamatsu #define KZM_SDRAM_BASE	(0x40000000)
308d811ca3SNobuhiro Iwamatsu #define PHYS_SDRAM		KZM_SDRAM_BASE
318d811ca3SNobuhiro Iwamatsu #define PHYS_SDRAM_SIZE		(512 * 1024 * 1024)
328d811ca3SNobuhiro Iwamatsu #define CONFIG_NR_DRAM_BANKS	(1)
338d811ca3SNobuhiro Iwamatsu 
348d811ca3SNobuhiro Iwamatsu /* NOR Flash */
358d811ca3SNobuhiro Iwamatsu #define KZM_FLASH_BASE	(0x00000000)
368d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_BASE		(KZM_FLASH_BASE)
378d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_CFI_WIDTH	(FLASH_CFI_16BIT)
388d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MAX_FLASH_BANKS	(1)
398d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MAX_FLASH_SECT	(512)
408d811ca3SNobuhiro Iwamatsu 
418d811ca3SNobuhiro Iwamatsu /* prompt */
428d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_LONGHELP
438d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_PBSIZE		256
448d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_BAUDRATE_TABLE	{ 115200 }
458d811ca3SNobuhiro Iwamatsu 
468d811ca3SNobuhiro Iwamatsu /* SCIF */
478d811ca3SNobuhiro Iwamatsu #define CONFIG_CONS_SCIF4
488d811ca3SNobuhiro Iwamatsu 
498d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_START	(KZM_SDRAM_BASE)
508d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MEMTEST_END \
518d811ca3SNobuhiro Iwamatsu 	(CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
528d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SYS_ALT_MEMTEST
538d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SYS_MEMTEST_SCRATCH
548d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SYS_LOADS_BAUD_CHANGE
558d811ca3SNobuhiro Iwamatsu 
568d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_INIT_RAM_ADDR	(0xE5600000) /* on MERAM */
578d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_INIT_RAM_SIZE	(0x10000)
588d811ca3SNobuhiro Iwamatsu #define LOW_LEVEL_MERAM_STACK		(CONFIG_SYS_INIT_RAM_ADDR - 4)
598d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
608d811ca3SNobuhiro Iwamatsu 					 CONFIG_SYS_INIT_RAM_SIZE - \
618d811ca3SNobuhiro Iwamatsu 					 GENERATED_GBL_DATA_SIZE)
629415cf93STetsuyuki Kobayashi #define CONFIG_SDRAM_OFFSET_FOR_RT	(16 * 1024 * 1024)
639415cf93STetsuyuki Kobayashi #define CONFIG_SYS_SDRAM_BASE	(KZM_SDRAM_BASE + CONFIG_SDRAM_OFFSET_FOR_RT)
649415cf93STetsuyuki Kobayashi #define CONFIG_SYS_SDRAM_SIZE	(PHYS_SDRAM_SIZE - CONFIG_SDRAM_OFFSET_FOR_RT)
658d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_LOAD_ADDR	(CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
668d811ca3SNobuhiro Iwamatsu 
678d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MONITOR_BASE	(KZM_FLASH_BASE)
688d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_MALLOC_LEN	(CONFIG_ENV_SIZE + 128 * 1024)
698d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_BOOTMAPSZ	(8 * 1024 * 1024)
708d811ca3SNobuhiro Iwamatsu 
718d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE		0x00000000
728d811ca3SNobuhiro Iwamatsu #define CONFIG_STANDALONE_LOAD_ADDR	0x41000000
738d811ca3SNobuhiro Iwamatsu 
748d811ca3SNobuhiro Iwamatsu /* FLASH */
758d811ca3SNobuhiro Iwamatsu #define CONFIG_FLASH_CFI_DRIVER
768d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_CFI
778d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SYS_FLASH_QUIET_TEST
788d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_EMPTY_INFO
798d811ca3SNobuhiro Iwamatsu #define FLASH_SECTOR_SIZE	(256 * 1024)	/* 256 KB sectors */
808d811ca3SNobuhiro Iwamatsu #define CONFIG_ENV_SIZE		FLASH_SECTOR_SIZE
818d811ca3SNobuhiro Iwamatsu #define CONFIG_ENV_OFFSET	FLASH_SECTOR_SIZE
828d811ca3SNobuhiro Iwamatsu #define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
838d811ca3SNobuhiro Iwamatsu 
848d811ca3SNobuhiro Iwamatsu /* Timeout for Flash erase operations (in ms) */
858d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_ERASE_TOUT	(3 * 1000)
868d811ca3SNobuhiro Iwamatsu /* Timeout for Flash write operations (in ms) */
878d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_WRITE_TOUT	(3 * 1000)
888d811ca3SNobuhiro Iwamatsu /* Timeout for Flash set sector lock bit operations (in ms) */
898d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_LOCK_TOUT		(3 * 1000)
908d811ca3SNobuhiro Iwamatsu /* Timeout for Flash clear lock bit operations (in ms) */
918d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_FLASH_UNLOCK_TOUT	(3 * 1000)
928d811ca3SNobuhiro Iwamatsu 
938d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SYS_FLASH_PROTECTION
948d811ca3SNobuhiro Iwamatsu #undef  CONFIG_SYS_DIRECT_FLASH_TFTP
958d811ca3SNobuhiro Iwamatsu 
968d811ca3SNobuhiro Iwamatsu /* GPIO / PFC */
978d811ca3SNobuhiro Iwamatsu #define CONFIG_SH_GPIO_PFC
988d811ca3SNobuhiro Iwamatsu 
998d811ca3SNobuhiro Iwamatsu /* Clock */
100eae6c8abSNobuhiro Iwamatsu #define CONFIG_GLOBAL_TIMER
1018d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ	(48000000)
1028d811ca3SNobuhiro Iwamatsu #define CONFIG_SYS_CPU_CLK	(1196000000)
10359562ff6SNobuhiro Iwamatsu #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
1048d811ca3SNobuhiro Iwamatsu #define TMU_CLK_DIVIDER		(4)	/* 4 (default), 16, 64, 256 or 1024 */
1058d811ca3SNobuhiro Iwamatsu 
1068d811ca3SNobuhiro Iwamatsu /* Ether */
1078d811ca3SNobuhiro Iwamatsu #define CONFIG_SMC911X
1088d811ca3SNobuhiro Iwamatsu #define CONFIG_SMC911X_BASE	(0x10000000)
1098d811ca3SNobuhiro Iwamatsu #define CONFIG_SMC911X_32_BIT
11038263df8STetsuyuki Kobayashi #define CONFIG_NFS_TIMEOUT 10000UL
1118d811ca3SNobuhiro Iwamatsu 
1128d811ca3SNobuhiro Iwamatsu /* I2C */
1132035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C
1142035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH
1152035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 5
1162035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE0	0xE6820000
1172035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED0	100000
1182035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE1	0xE6822000
1192035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED1	100000
1202035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE2	0xE6824000
1212035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED2	100000
1222035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE3	0xE6826000
1232035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED3	100000
1242035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_BASE4	0xE6828000
1252035d77dSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED4	100000
126b1af67feSTetsuyuki Kobayashi #define CONFIG_SH_I2C_8BIT
1272035d77dSNobuhiro Iwamatsu #define CONFIG_SH_I2C_DATA_HIGH 4
1282035d77dSNobuhiro Iwamatsu #define CONFIG_SH_I2C_DATA_LOW  5
1292035d77dSNobuhiro Iwamatsu #define CONFIG_SH_I2C_CLOCK     104000000 /* 104 MHz */
1308d811ca3SNobuhiro Iwamatsu 
1318d811ca3SNobuhiro Iwamatsu #endif /* __KZM9G_H */
132