xref: /rk3399_rockchip-uboot/include/configs/koelsch.h (revision 1cc95f6e1b38e96dfbb5ffb9aec211b1d0a88135)
11251e490SNobuhiro Iwamatsu /*
21251e490SNobuhiro Iwamatsu  * include/configs/koelsch.h
31251e490SNobuhiro Iwamatsu  *
41251e490SNobuhiro Iwamatsu  * Copyright (C) 2013 Renesas Electronics Corporation
51251e490SNobuhiro Iwamatsu  *
61251e490SNobuhiro Iwamatsu  * SPDX-License-Identifier: GPL-2.0
71251e490SNobuhiro Iwamatsu  */
81251e490SNobuhiro Iwamatsu 
91251e490SNobuhiro Iwamatsu #ifndef __KOELSCH_H
101251e490SNobuhiro Iwamatsu #define __KOELSCH_H
111251e490SNobuhiro Iwamatsu 
121251e490SNobuhiro Iwamatsu #undef DEBUG
131251e490SNobuhiro Iwamatsu #define CONFIG_R8A7791
14*1cc95f6eSNobuhiro Iwamatsu #define CONFIG_ARCH_RMOBILE_BOARD_STRING "Koelsch"
151251e490SNobuhiro Iwamatsu 
165ca6dfe6SNobuhiro Iwamatsu #include "rcar-gen2-common.h"
17b6c96f7fSNobuhiro Iwamatsu 
18*1cc95f6eSNobuhiro Iwamatsu #if defined(CONFIG_ARCH_RMOBILE_EXTRAM_BOOT)
1969191fedSNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE	0x70000000
2069191fedSNobuhiro Iwamatsu #else
21c71b4dd2SNobuhiro Iwamatsu #define CONFIG_SYS_TEXT_BASE	0xE6304000
2269191fedSNobuhiro Iwamatsu #endif
2369191fedSNobuhiro Iwamatsu 
241251e490SNobuhiro Iwamatsu /* STACK */
25*1cc95f6eSNobuhiro Iwamatsu #if defined(CONFIG_ARCH_RMOBILE_EXTRAM_BOOT)
2669191fedSNobuhiro Iwamatsu #define CONFIG_SYS_INIT_SP_ADDR		0x7003FFFC
2769191fedSNobuhiro Iwamatsu #else
2869191fedSNobuhiro Iwamatsu #define CONFIG_SYS_INIT_SP_ADDR		0xE633fffC
2969191fedSNobuhiro Iwamatsu #endif
3069191fedSNobuhiro Iwamatsu 
311251e490SNobuhiro Iwamatsu #define STACK_AREA_SIZE			0xC000
321251e490SNobuhiro Iwamatsu #define LOW_LEVEL_MERAM_STACK	\
331251e490SNobuhiro Iwamatsu 		(CONFIG_SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4)
341251e490SNobuhiro Iwamatsu 
351251e490SNobuhiro Iwamatsu /* MEMORY */
365ca6dfe6SNobuhiro Iwamatsu #define RCAR_GEN2_SDRAM_BASE		0x40000000
375ca6dfe6SNobuhiro Iwamatsu #define RCAR_GEN2_SDRAM_SIZE		(2048u * 1024 * 1024)
385ca6dfe6SNobuhiro Iwamatsu #define RCAR_GEN2_UBOOT_SDRAM_SIZE	(512 * 1024 * 1024)
391251e490SNobuhiro Iwamatsu 
401251e490SNobuhiro Iwamatsu /* SCIF */
411251e490SNobuhiro Iwamatsu #define CONFIG_SCIF_CONSOLE
421251e490SNobuhiro Iwamatsu 
431251e490SNobuhiro Iwamatsu /* FLASH */
44c71b4dd2SNobuhiro Iwamatsu #define CONFIG_SYS_NO_FLASH
45c71b4dd2SNobuhiro Iwamatsu #define CONFIG_SPI
46c71b4dd2SNobuhiro Iwamatsu #define CONFIG_SH_QSPI
471251e490SNobuhiro Iwamatsu 
4890362c0cSNobuhiro Iwamatsu /* SH Ether */
4990362c0cSNobuhiro Iwamatsu #define CONFIG_SH_ETHER
5090362c0cSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_USE_PORT	0
5190362c0cSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_ADDR	0x1
5290362c0cSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_RMII
5390362c0cSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_CACHE_WRITEBACK
5490362c0cSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_CACHE_INVALIDATE
5590362c0cSNobuhiro Iwamatsu #define CONFIG_PHYLIB
5690362c0cSNobuhiro Iwamatsu #define CONFIG_PHY_MICREL
5790362c0cSNobuhiro Iwamatsu #define CONFIG_BITBANGMII
5890362c0cSNobuhiro Iwamatsu #define CONFIG_BITBANGMII_MULTI
5990362c0cSNobuhiro Iwamatsu #define CONFIG_SH_ETHER_ALIGNE_SIZE 64
6090362c0cSNobuhiro Iwamatsu 
611251e490SNobuhiro Iwamatsu /* Board Clock */
62ae8e1d9dSNobuhiro Iwamatsu #define RMOBILE_XTAL_CLK	20000000u
63ae8e1d9dSNobuhiro Iwamatsu #define CONFIG_SYS_CLK_FREQ	RMOBILE_XTAL_CLK
64ae8e1d9dSNobuhiro Iwamatsu #define CONFIG_SH_TMU_CLK_FREQ	(CONFIG_SYS_CLK_FREQ / 2)
651251e490SNobuhiro Iwamatsu #define CONFIG_SYS_TMU_CLK_DIV	4
661251e490SNobuhiro Iwamatsu 
67bb611cceSNobuhiro Iwamatsu /* i2c */
68bb611cceSNobuhiro Iwamatsu #define CONFIG_SYS_I2C
69bb611cceSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH
70bb611cceSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SLAVE	0x7F
71bb611cceSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS	3
72bb611cceSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED0	400000
73bb611cceSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED1	400000
74bb611cceSNobuhiro Iwamatsu #define CONFIG_SYS_I2C_SH_SPEED2	400000
75bb611cceSNobuhiro Iwamatsu #define CONFIG_SH_I2C_DATA_HIGH	4
76bb611cceSNobuhiro Iwamatsu #define CONFIG_SH_I2C_DATA_LOW	5
77bb611cceSNobuhiro Iwamatsu #define CONFIG_SH_I2C_CLOCK	10000000
78bb611cceSNobuhiro Iwamatsu 
79b8f383b8SNobuhiro Iwamatsu #define CONFIG_SYS_I2C_POWERIC_ADDR 0x58 /* da9063 */
80b8f383b8SNobuhiro Iwamatsu 
81aa44ae32SNobuhiro Iwamatsu /* USB */
82aa44ae32SNobuhiro Iwamatsu #define CONFIG_USB_EHCI
83aa44ae32SNobuhiro Iwamatsu #define CONFIG_USB_EHCI_RMOBILE
845906fadeSNobuhiro Iwamatsu #define CONFIG_USB_MAX_CONTROLLER_COUNT	2
85aa44ae32SNobuhiro Iwamatsu #define CONFIG_USB_STORAGE
86aa44ae32SNobuhiro Iwamatsu 
878e2e5886SNobuhiro Iwamatsu /* Module stop status bits */
888e2e5886SNobuhiro Iwamatsu /* INTC-RT */
898e2e5886SNobuhiro Iwamatsu #define CONFIG_SMSTP0_ENA	0x00400000
908e2e5886SNobuhiro Iwamatsu /* MSIF*/
918e2e5886SNobuhiro Iwamatsu #define CONFIG_SMSTP2_ENA	0x00002000
928e2e5886SNobuhiro Iwamatsu /* INTC-SYS, IRQC */
938e2e5886SNobuhiro Iwamatsu #define CONFIG_SMSTP4_ENA	0x00000180
948e2e5886SNobuhiro Iwamatsu /* SCIF0 */
958e2e5886SNobuhiro Iwamatsu #define CONFIG_SMSTP7_ENA	0x00200000
968e2e5886SNobuhiro Iwamatsu 
9711e32910SNobuhiro Iwamatsu /* SD */
9811e32910SNobuhiro Iwamatsu #define CONFIG_MMC
9911e32910SNobuhiro Iwamatsu #define CONFIG_GENERIC_MMC
10011e32910SNobuhiro Iwamatsu #define CONFIG_SH_SDHI_FREQ	97500000
10111e32910SNobuhiro Iwamatsu 
1021251e490SNobuhiro Iwamatsu #endif	/* __KOELSCH_H */
103