xref: /rk3399_rockchip-uboot/include/configs/km/kmp204x-common.h (revision c6d32dfd99f6e36c68c82d0d706158132a07e140)
1877bfe37SValentin Longchamp /*
2877bfe37SValentin Longchamp  * (C) Copyright 2013 Keymile AG
3877bfe37SValentin Longchamp  * Valentin Longchamp <valentin.longchamp@keymile.com>
4877bfe37SValentin Longchamp  *
5877bfe37SValentin Longchamp  * SPDX-License-Identifier:	GPL-2.0+
6877bfe37SValentin Longchamp  */
7877bfe37SValentin Longchamp 
8877bfe37SValentin Longchamp #ifndef _CONFIG_KMP204X_H
9877bfe37SValentin Longchamp #define _CONFIG_KMP204X_H
10877bfe37SValentin Longchamp 
11877bfe37SValentin Longchamp #define CONFIG_PHYS_64BIT
12877bfe37SValentin Longchamp #define CONFIG_PPC_P2041
13877bfe37SValentin Longchamp 
14a5fbe742SValentin Longchamp #define CONFIG_SYS_TEXT_BASE	0xfff40000
15877bfe37SValentin Longchamp 
16877bfe37SValentin Longchamp #define CONFIG_KM_DEF_NETDEV	"netdev=eth0\0"
17877bfe37SValentin Longchamp 
18cf7707a1SValentin Longchamp /* an additionnal option is required for UBI as subpage access is
19cf7707a1SValentin Longchamp  * supported in u-boot */
20cf7707a1SValentin Longchamp #define CONFIG_KM_UBI_PART_BOOT_OPTS		",2048"
21cf7707a1SValentin Longchamp 
22877bfe37SValentin Longchamp #define CONFIG_NAND_ECC_BCH
23877bfe37SValentin Longchamp 
24a0744285SValentin Longchamp #define CONFIG_DISPLAY_BOARDINFO
25a0744285SValentin Longchamp 
26877bfe37SValentin Longchamp /* common KM defines */
27877bfe37SValentin Longchamp #include "keymile-common.h"
28877bfe37SValentin Longchamp 
29877bfe37SValentin Longchamp #define CONFIG_SYS_RAMBOOT
30877bfe37SValentin Longchamp #define CONFIG_RAMBOOT_PBL
31877bfe37SValentin Longchamp #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
32877bfe37SValentin Longchamp #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
33e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/keymile/kmp204x/pbi.cfg
34e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/keymile/kmp204x/rcw_kmp204x.cfg
35877bfe37SValentin Longchamp 
36877bfe37SValentin Longchamp /* High Level Configuration Options */
37877bfe37SValentin Longchamp #define CONFIG_BOOKE
38877bfe37SValentin Longchamp #define CONFIG_E500			/* BOOKE e500 family */
39877bfe37SValentin Longchamp #define CONFIG_E500MC			/* BOOKE e500mc family */
40877bfe37SValentin Longchamp #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
41877bfe37SValentin Longchamp #define CONFIG_FSL_CORENET		/* Freescale CoreNet platform */
42877bfe37SValentin Longchamp #define CONFIG_MP			/* support multiple processors */
43877bfe37SValentin Longchamp 
44877bfe37SValentin Longchamp #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
45877bfe37SValentin Longchamp #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
46877bfe37SValentin Longchamp #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
47877bfe37SValentin Longchamp #define CONFIG_PCI			/* Enable PCI/PCIE */
48877bfe37SValentin Longchamp #define CONFIG_PCIE1			/* PCIE controler 1 */
49877bfe37SValentin Longchamp #define CONFIG_PCIE3			/* PCIE controler 3 */
50877bfe37SValentin Longchamp #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
51877bfe37SValentin Longchamp #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
52877bfe37SValentin Longchamp 
53877bfe37SValentin Longchamp #define CONFIG_SYS_DPAA_RMAN		/* RMan */
54877bfe37SValentin Longchamp 
55877bfe37SValentin Longchamp #define CONFIG_FSL_LAW			/* Use common FSL init code */
56877bfe37SValentin Longchamp 
57877bfe37SValentin Longchamp /* Environment in SPI Flash */
58877bfe37SValentin Longchamp #define CONFIG_SYS_EXTRA_ENV_RELOC
59877bfe37SValentin Longchamp #define CONFIG_ENV_IS_IN_SPI_FLASH
60877bfe37SValentin Longchamp #define CONFIG_ENV_SPI_BUS              0
61877bfe37SValentin Longchamp #define CONFIG_ENV_SPI_CS               0
62877bfe37SValentin Longchamp #define CONFIG_ENV_SPI_MAX_HZ           20000000
63877bfe37SValentin Longchamp #define CONFIG_ENV_SPI_MODE             0
64877bfe37SValentin Longchamp #define CONFIG_ENV_OFFSET               0x100000	/* 1MB for u-boot */
65877bfe37SValentin Longchamp #define CONFIG_ENV_SIZE			0x004000	/* 16K env */
66877bfe37SValentin Longchamp #define CONFIG_ENV_SECT_SIZE            0x010000
67877bfe37SValentin Longchamp #define CONFIG_ENV_OFFSET_REDUND	0x110000
68877bfe37SValentin Longchamp #define CONFIG_ENV_TOTAL_SIZE		0x020000
69877bfe37SValentin Longchamp 
70877bfe37SValentin Longchamp #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
71877bfe37SValentin Longchamp 
72877bfe37SValentin Longchamp #ifndef __ASSEMBLY__
73877bfe37SValentin Longchamp unsigned long get_board_sys_clk(unsigned long dummy);
74877bfe37SValentin Longchamp #endif
75877bfe37SValentin Longchamp #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
76877bfe37SValentin Longchamp 
77877bfe37SValentin Longchamp /*
78877bfe37SValentin Longchamp  * These can be toggled for performance analysis, otherwise use default.
79877bfe37SValentin Longchamp  */
80877bfe37SValentin Longchamp #define CONFIG_SYS_CACHE_STASHING
81877bfe37SValentin Longchamp #define CONFIG_BACKSIDE_L2_CACHE
82877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
83877bfe37SValentin Longchamp #define CONFIG_BTB			/* toggle branch predition */
84877bfe37SValentin Longchamp 
85877bfe37SValentin Longchamp #define CONFIG_ENABLE_36BIT_PHYS
86877bfe37SValentin Longchamp 
87877bfe37SValentin Longchamp #define CONFIG_ADDR_MAP
88877bfe37SValentin Longchamp #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
89877bfe37SValentin Longchamp 
9018794944SValentin Longchamp #define CONFIG_POST CONFIG_SYS_POST_MEM_REGIONS	/* POST memory regions test */
91877bfe37SValentin Longchamp 
92877bfe37SValentin Longchamp /*
93877bfe37SValentin Longchamp  *  Config the L3 Cache as L3 SRAM
94877bfe37SValentin Longchamp  */
95877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
96877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | \
97877bfe37SValentin Longchamp 		CONFIG_RAMBOOT_TEXT_BASE)
98877bfe37SValentin Longchamp #define CONFIG_SYS_L3_SIZE		(1024 << 10)
99877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
100877bfe37SValentin Longchamp 
101877bfe37SValentin Longchamp #define CONFIG_SYS_DCSRBAR		0xf0000000
102877bfe37SValentin Longchamp #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
103877bfe37SValentin Longchamp 
104877bfe37SValentin Longchamp /*
105877bfe37SValentin Longchamp  * DDR Setup
106877bfe37SValentin Longchamp  */
107877bfe37SValentin Longchamp #define CONFIG_VERY_BIG_RAM
108877bfe37SValentin Longchamp #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
109877bfe37SValentin Longchamp #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
110877bfe37SValentin Longchamp 
111877bfe37SValentin Longchamp #define CONFIG_DIMM_SLOTS_PER_CTLR	1
112877bfe37SValentin Longchamp #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
113877bfe37SValentin Longchamp 
114877bfe37SValentin Longchamp #define CONFIG_DDR_SPD
1155614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
116877bfe37SValentin Longchamp #define CONFIG_FSL_DDR_INTERACTIVE
117877bfe37SValentin Longchamp 
118877bfe37SValentin Longchamp #define CONFIG_SYS_SPD_BUS_NUM	0
119877bfe37SValentin Longchamp #define SPD_EEPROM_ADDRESS	0x54
120877bfe37SValentin Longchamp #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
121877bfe37SValentin Longchamp 
122877bfe37SValentin Longchamp #define CONFIG_SYS_LOAD_ADDR	0x100000	/* default load address */
123877bfe37SValentin Longchamp #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	2
124877bfe37SValentin Longchamp 
125877bfe37SValentin Longchamp /******************************************************************************
126877bfe37SValentin Longchamp  * (PRAM usage)
127877bfe37SValentin Longchamp  * ... -------------------------------------------------------
128877bfe37SValentin Longchamp  * ... |ROOTFSSIZE | PNVRAM |PHRAM |RESERVED_PRAM | END_OF_RAM
129877bfe37SValentin Longchamp  * ... |<------------------- pram -------------------------->|
130877bfe37SValentin Longchamp  * ... -------------------------------------------------------
131877bfe37SValentin Longchamp  * @END_OF_RAM:
132877bfe37SValentin Longchamp  * @CONFIG_KM_RESERVED_PRAM: reserved pram for special purpose
133877bfe37SValentin Longchamp  * @CONFIG_KM_PHRAM: address for /var
134877bfe37SValentin Longchamp  * @CONFIG_KM_PNVRAM: address for PNVRAM (for the application)
135877bfe37SValentin Longchamp  * @CONFIG_KM_ROOTFSSIZE: address for rootfilesystem in RAM
136877bfe37SValentin Longchamp  */
137877bfe37SValentin Longchamp 
138877bfe37SValentin Longchamp /* size of rootfs in RAM */
139877bfe37SValentin Longchamp #define CONFIG_KM_ROOTFSSIZE	0x0
140877bfe37SValentin Longchamp /* pseudo-non volatile RAM [hex] */
141877bfe37SValentin Longchamp #define CONFIG_KM_PNVRAM	0x80000
142877bfe37SValentin Longchamp /* physical RAM MTD size [hex] */
143877bfe37SValentin Longchamp #define CONFIG_KM_PHRAM		0x100000
144848b31abSValentin Longchamp /* reserved pram area at the end of memory [hex]
145848b31abSValentin Longchamp  * u-boot reserves some memory for the MP boot page */
146848b31abSValentin Longchamp #define CONFIG_KM_RESERVED_PRAM	0x1000
147848b31abSValentin Longchamp /* set the default PRAM value to at least PNVRAM + PHRAM when pram env variable
148848b31abSValentin Longchamp  * is not valid yet, which is the case for when u-boot copies itself to RAM */
149848b31abSValentin Longchamp #define CONFIG_PRAM		((CONFIG_KM_PNVRAM + CONFIG_KM_PHRAM)>>10)
150877bfe37SValentin Longchamp 
151877bfe37SValentin Longchamp #define CONFIG_KM_CRAMFS_ADDR	0x2000000
152877bfe37SValentin Longchamp #define CONFIG_KM_KERNEL_ADDR	0x1000000	/* max kernel size 15.5Mbytes */
153877bfe37SValentin Longchamp #define CONFIG_KM_FDT_ADDR	0x1F80000	/* max dtb    size  0.5Mbytes */
154877bfe37SValentin Longchamp 
155877bfe37SValentin Longchamp /*
156877bfe37SValentin Longchamp  * Local Bus Definitions
157877bfe37SValentin Longchamp  */
158877bfe37SValentin Longchamp 
159877bfe37SValentin Longchamp /* Set the local bus clock 1/8 of plat clk, 2 clk delay LALE */
160877bfe37SValentin Longchamp #define CONFIG_SYS_LBC_LCRR		(LCRR_CLKDIV_8 | LCRR_EADC_2)
161877bfe37SValentin Longchamp 
162877bfe37SValentin Longchamp /* Nand Flash */
163877bfe37SValentin Longchamp #define CONFIG_NAND_FSL_ELBC
164877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_BASE		0xffa00000
165877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
166877bfe37SValentin Longchamp 
167877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
168877bfe37SValentin Longchamp #define CONFIG_SYS_MAX_NAND_DEVICE	1
169877bfe37SValentin Longchamp #define CONFIG_CMD_NAND
170877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
171877bfe37SValentin Longchamp 
172877bfe37SValentin Longchamp #define CONFIG_BCH
173877bfe37SValentin Longchamp 
174877bfe37SValentin Longchamp /* NAND flash config */
175877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
176877bfe37SValentin Longchamp 			       | BR_PS_8	       /* Port Size = 8 bit */ \
177877bfe37SValentin Longchamp 			       | BR_MS_FCM	       /* MSEL = FCM */ \
178877bfe37SValentin Longchamp 			       | BR_V)		       /* valid */
179877bfe37SValentin Longchamp 
180877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_OR_PRELIM  (OR_AM_256KB	      /* length 256K */ \
181877bfe37SValentin Longchamp 			       | OR_FCM_BCTLD	/* LBCTL not ass */	\
182877bfe37SValentin Longchamp 			       | OR_FCM_SCY_1	/* 1 clk wait cycle */	\
183877bfe37SValentin Longchamp 			       | OR_FCM_RST	/* 1 clk read setup */	\
184877bfe37SValentin Longchamp 			       | OR_FCM_PGS	/* Large page size */	\
185877bfe37SValentin Longchamp 			       | OR_FCM_CST)	/* 0.25 command setup */
186877bfe37SValentin Longchamp 
187877bfe37SValentin Longchamp #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
188877bfe37SValentin Longchamp #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
189877bfe37SValentin Longchamp 
190877bfe37SValentin Longchamp /* QRIO FPGA */
191877bfe37SValentin Longchamp #define CONFIG_SYS_QRIO_BASE		0xfb000000
192877bfe37SValentin Longchamp #define CONFIG_SYS_QRIO_BASE_PHYS	0xffb000000ull
193877bfe37SValentin Longchamp 
194877bfe37SValentin Longchamp #define CONFIG_SYS_QRIO_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_QRIO_BASE_PHYS) \
195877bfe37SValentin Longchamp 				| BR_PS_8	/* Port Size 8 bits */ \
196877bfe37SValentin Longchamp 				| BR_DECC_OFF	/* no error corr */ \
197877bfe37SValentin Longchamp 				| BR_MS_GPCM	/* MSEL = GPCM */ \
198877bfe37SValentin Longchamp 				| BR_V)		/* valid */
199877bfe37SValentin Longchamp 
200877bfe37SValentin Longchamp #define CONFIG_SYS_QRIO_OR_PRELIM  (OR_AM_64KB	/* length 64K */ \
201877bfe37SValentin Longchamp 				| OR_GPCM_BCTLD /* no LCTL assert */ \
202877bfe37SValentin Longchamp 				| OR_GPCM_ACS_DIV4 /* LCS 1/4 clk after */ \
203877bfe37SValentin Longchamp 				| OR_GPCM_SCY_2 /* 2 clk wait cycles */ \
204877bfe37SValentin Longchamp 				| OR_GPCM_TRLX /* relaxed tmgs */ \
205877bfe37SValentin Longchamp 				| OR_GPCM_EAD) /* extra bus clk cycles */
206877bfe37SValentin Longchamp 
207877bfe37SValentin Longchamp #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_QRIO_BR_PRELIM /* QRIO Base Address */
208877bfe37SValentin Longchamp #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_QRIO_OR_PRELIM /* QRIO Options */
209877bfe37SValentin Longchamp 
210dd21f096SRainer Boschung /* bootcounter in QRIO */
211dd21f096SRainer Boschung #define CONFIG_BOOTCOUNT_LIMIT
212dd21f096SRainer Boschung #define CONFIG_SYS_BOOTCOUNT_ADDR	(CONFIG_SYS_QRIO_BASE + 0x20)
213dd21f096SRainer Boschung 
214877bfe37SValentin Longchamp #define CONFIG_BOARD_EARLY_INIT_F
215877bfe37SValentin Longchamp #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
216f3e74d0aSRainer Boschung #define CONFIG_MISC_INIT_F
217877bfe37SValentin Longchamp #define CONFIG_MISC_INIT_R
218877bfe37SValentin Longchamp #define CONFIG_LAST_STAGE_INIT
219877bfe37SValentin Longchamp 
220877bfe37SValentin Longchamp #define CONFIG_HWCONFIG
221877bfe37SValentin Longchamp 
222877bfe37SValentin Longchamp /* define to use L1 as initial stack */
223877bfe37SValentin Longchamp #define CONFIG_L1_INIT_RAM
224877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_LOCK
225877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
226877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
227877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
228877bfe37SValentin Longchamp /* The assembler doesn't like typecast */
229877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
230877bfe37SValentin Longchamp 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
231877bfe37SValentin Longchamp 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
232877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
233877bfe37SValentin Longchamp 
234877bfe37SValentin Longchamp #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
235877bfe37SValentin Longchamp 					GENERATED_GBL_DATA_SIZE)
236877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
237877bfe37SValentin Longchamp 
238877bfe37SValentin Longchamp #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
239a5fbe742SValentin Longchamp #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
240877bfe37SValentin Longchamp #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
241877bfe37SValentin Longchamp 
242877bfe37SValentin Longchamp /* Serial Port - controlled on board with jumper J8
243877bfe37SValentin Longchamp  * open - index 2
244877bfe37SValentin Longchamp  * shorted - index 1
245877bfe37SValentin Longchamp  */
246877bfe37SValentin Longchamp #define CONFIG_CONS_INDEX	1
247877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550
248877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_SERIAL
249877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_REG_SIZE	1
250877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
251877bfe37SValentin Longchamp 
252877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
253877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
254877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
255877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
256877bfe37SValentin Longchamp 
257877bfe37SValentin Longchamp #define CONFIG_KM_CONSOLE_TTY	"ttyS0"
258877bfe37SValentin Longchamp 
259877bfe37SValentin Longchamp /* Use the HUSH parser */
260877bfe37SValentin Longchamp #define CONFIG_SYS_HUSH_PARSER
261877bfe37SValentin Longchamp 
262877bfe37SValentin Longchamp /* pass open firmware flat tree */
263877bfe37SValentin Longchamp #define CONFIG_OF_LIBFDT
264877bfe37SValentin Longchamp #define CONFIG_OF_BOARD_SETUP
265877bfe37SValentin Longchamp #define CONFIG_OF_STDOUT_VIA_ALIAS
266877bfe37SValentin Longchamp 
267877bfe37SValentin Longchamp /* new uImage format support */
268877bfe37SValentin Longchamp #define CONFIG_FIT
269877bfe37SValentin Longchamp #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
270877bfe37SValentin Longchamp 
271877bfe37SValentin Longchamp /* I2C */
272f3e74d0aSRainer Boschung 
273877bfe37SValentin Longchamp #define CONFIG_SYS_I2C
274f3e74d0aSRainer Boschung #define CONFIG_SYS_I2C_INIT_BOARD
275f3e74d0aSRainer Boschung #define CONFIG_SYS_I2C_SPEED		100000 /* deblocking */
276877bfe37SValentin Longchamp #define CONFIG_SYS_NUM_I2C_BUSES	3
277877bfe37SValentin Longchamp #define CONFIG_SYS_I2C_MAX_HOPS		1
278877bfe37SValentin Longchamp #define CONFIG_SYS_I2C_FSL		/* Use FSL I2C driver */
279877bfe37SValentin Longchamp #define CONFIG_I2C_MULTI_BUS
280877bfe37SValentin Longchamp #define CONFIG_I2C_CMD_TREE
281877bfe37SValentin Longchamp #define CONFIG_SYS_FSL_I2C_SPEED	400000
282877bfe37SValentin Longchamp #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
283877bfe37SValentin Longchamp #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
284877bfe37SValentin Longchamp #define CONFIG_SYS_I2C_BUSES	{	{0, {I2C_NULL_HOP} }, \
285877bfe37SValentin Longchamp 					{0, {{I2C_MUX_PCA9547, 0x70, 1 } } }, \
286877bfe37SValentin Longchamp 					{0, {{I2C_MUX_PCA9547, 0x70, 2 } } }, \
287877bfe37SValentin Longchamp 				}
288f3e74d0aSRainer Boschung #ifndef __ASSEMBLY__
289f3e74d0aSRainer Boschung void set_sda(int state);
290f3e74d0aSRainer Boschung void set_scl(int state);
291f3e74d0aSRainer Boschung int get_sda(void);
292f3e74d0aSRainer Boschung int get_scl(void);
293f3e74d0aSRainer Boschung #endif
294877bfe37SValentin Longchamp 
295877bfe37SValentin Longchamp #define CONFIG_KM_IVM_BUS		1	/* I2C1 (Mux-Port 1)*/
296877bfe37SValentin Longchamp 
297877bfe37SValentin Longchamp /*
298877bfe37SValentin Longchamp  * eSPI - Enhanced SPI
299877bfe37SValentin Longchamp  */
300877bfe37SValentin Longchamp #define CONFIG_FSL_ESPI
301877bfe37SValentin Longchamp #define CONFIG_SPI_FLASH_BAR	/* 4 byte-addressing */
302877bfe37SValentin Longchamp #define CONFIG_SPI_FLASH_STMICRO
30347c1180cSValentin Longchamp #define CONFIG_SPI_FLASH_SPANSION
304877bfe37SValentin Longchamp #define CONFIG_CMD_SF
305877bfe37SValentin Longchamp #define CONFIG_SF_DEFAULT_SPEED         20000000
306877bfe37SValentin Longchamp #define CONFIG_SF_DEFAULT_MODE          0
307877bfe37SValentin Longchamp 
308877bfe37SValentin Longchamp /*
309877bfe37SValentin Longchamp  * General PCI
310877bfe37SValentin Longchamp  * Memory space is mapped 1-1, but I/O space must start from 0.
311877bfe37SValentin Longchamp  */
312877bfe37SValentin Longchamp 
313877bfe37SValentin Longchamp /* controller 1, direct to uli, tgtid 3, Base address 20000 */
314877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
315877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
316877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
317877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
318877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
319877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
320877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
321877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
322877bfe37SValentin Longchamp 
323877bfe37SValentin Longchamp /* controller 3, Slot 1, tgtid 1, Base address 202000 */
324877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
325877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
326877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
327877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
328877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8010000
329877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
330877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8010000ull
331877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
332877bfe37SValentin Longchamp 
333877bfe37SValentin Longchamp /* Qman/Bman */
334877bfe37SValentin Longchamp #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
335877bfe37SValentin Longchamp #define CONFIG_SYS_BMAN_NUM_PORTALS	10
336877bfe37SValentin Longchamp #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
337877bfe37SValentin Longchamp #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
338877bfe37SValentin Longchamp #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
3393fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
3403fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
3413fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
3423fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
3433fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
3443fa66db4SJeffrey Ladouceur 					CONFIG_SYS_BMAN_CENA_SIZE)
3453fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
3463fa66db4SJeffrey Ladouceur #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
347877bfe37SValentin Longchamp #define CONFIG_SYS_QMAN_NUM_PORTALS	10
348877bfe37SValentin Longchamp #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
349877bfe37SValentin Longchamp #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
350877bfe37SValentin Longchamp #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
3513fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
3523fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
3533fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
3543fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
3553fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
3563fa66db4SJeffrey Ladouceur 					CONFIG_SYS_QMAN_CENA_SIZE)
3573fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
3583fa66db4SJeffrey Ladouceur #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
359877bfe37SValentin Longchamp 
360877bfe37SValentin Longchamp #define CONFIG_SYS_DPAA_FMAN
361877bfe37SValentin Longchamp #define CONFIG_SYS_DPAA_PME
362877bfe37SValentin Longchamp /* Default address of microcode for the Linux Fman driver
363877bfe37SValentin Longchamp  * env is stored at 0x100000, sector size is 0x10000, x2 (redundant)
364877bfe37SValentin Longchamp  * ucode is stored after env, so we got 0x120000.
365877bfe37SValentin Longchamp  */
366877bfe37SValentin Longchamp #define CONFIG_SYS_QE_FW_IN_SPIFLASH
367dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0x120000
368877bfe37SValentin Longchamp #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
369877bfe37SValentin Longchamp #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
370877bfe37SValentin Longchamp 
371877bfe37SValentin Longchamp #define CONFIG_FMAN_ENET
372877bfe37SValentin Longchamp #define CONFIG_PHYLIB_10G
373877bfe37SValentin Longchamp #define CONFIG_PHY_MARVELL		/* there is a marvell phy */
374877bfe37SValentin Longchamp 
375877bfe37SValentin Longchamp #define CONFIG_PCI_INDIRECT_BRIDGE
376877bfe37SValentin Longchamp #define CONFIG_PCI_PNP			/* do pci plug-and-play */
377877bfe37SValentin Longchamp 
378877bfe37SValentin Longchamp #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
379877bfe37SValentin Longchamp #define CONFIG_DOS_PARTITION
380877bfe37SValentin Longchamp 
381877bfe37SValentin Longchamp /* RGMII (FM1@DTESC5) is used as debug itf, it's the only one configured */
382877bfe37SValentin Longchamp #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR	0x11
383877bfe37SValentin Longchamp #define CONFIG_SYS_TBIPA_VALUE	8
384877bfe37SValentin Longchamp #define CONFIG_PHYLIB		/* recommended PHY management */
385877bfe37SValentin Longchamp #define CONFIG_ETHPRIME		"FM1@DTSEC5"
386877bfe37SValentin Longchamp #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
387877bfe37SValentin Longchamp 
388877bfe37SValentin Longchamp /*
389877bfe37SValentin Longchamp  * Environment
390877bfe37SValentin Longchamp  */
391877bfe37SValentin Longchamp #define CONFIG_LOADS_ECHO		/* echo on for serial download */
392877bfe37SValentin Longchamp #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
393877bfe37SValentin Longchamp 
394877bfe37SValentin Longchamp /*
39588ac6ffaSBoschung, Rainer  * Hardware Watchdog
39688ac6ffaSBoschung, Rainer  */
39788ac6ffaSBoschung, Rainer #define CONFIG_WATCHDOG			/* enable CPU watchdog */
39888ac6ffaSBoschung, Rainer #define CONFIG_WATCHDOG_PRESC 34	/* wdog prescaler 2^(64-34) (~10min) */
39988ac6ffaSBoschung, Rainer #define CONFIG_WATCHDOG_RC WRC_CHIP	/* reset chip on watchdog event */
40088ac6ffaSBoschung, Rainer 
40188ac6ffaSBoschung, Rainer 
40288ac6ffaSBoschung, Rainer /*
403877bfe37SValentin Longchamp  * additionnal command line configuration.
404877bfe37SValentin Longchamp  */
405877bfe37SValentin Longchamp #define CONFIG_CMD_PCI
406522641a7SValentin Longchamp #define CONFIG_CMD_ERRATA
407877bfe37SValentin Longchamp 
408877bfe37SValentin Longchamp /* we don't need flash support */
409877bfe37SValentin Longchamp #define CONFIG_SYS_NO_FLASH
410877bfe37SValentin Longchamp #undef CONFIG_FLASH_CFI_MTD
411877bfe37SValentin Longchamp #undef CONFIG_JFFS2_CMDLINE
412877bfe37SValentin Longchamp 
413877bfe37SValentin Longchamp /*
414877bfe37SValentin Longchamp  * For booting Linux, the board info and command line data
415877bfe37SValentin Longchamp  * have to be in the first 64 MB of memory, since this is
416877bfe37SValentin Longchamp  * the maximum mapped by the Linux kernel during initialization.
417877bfe37SValentin Longchamp  */
418877bfe37SValentin Longchamp #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux */
419877bfe37SValentin Longchamp #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
420877bfe37SValentin Longchamp 
421877bfe37SValentin Longchamp #ifdef CONFIG_CMD_KGDB
422877bfe37SValentin Longchamp #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
423877bfe37SValentin Longchamp #endif
424877bfe37SValentin Longchamp 
425877bfe37SValentin Longchamp #define __USB_PHY_TYPE	utmi
426877bfe37SValentin Longchamp 
427877bfe37SValentin Longchamp /*
428877bfe37SValentin Longchamp  * Environment Configuration
429877bfe37SValentin Longchamp  */
430877bfe37SValentin Longchamp #define CONFIG_ENV_OVERWRITE
431877bfe37SValentin Longchamp #ifndef CONFIG_KM_DEF_ENV		/* if not set by keymile-common.h */
432877bfe37SValentin Longchamp #define CONFIG_KM_DEF_ENV "km-common=empty\0"
433877bfe37SValentin Longchamp #endif
434877bfe37SValentin Longchamp 
435877bfe37SValentin Longchamp #ifndef MTDIDS_DEFAULT
436877bfe37SValentin Longchamp # define MTDIDS_DEFAULT		"nand0=fsl_elbc_nand"
437877bfe37SValentin Longchamp #endif /* MTDIDS_DEFAULT */
438877bfe37SValentin Longchamp 
439877bfe37SValentin Longchamp #ifndef MTDPARTS_DEFAULT
440877bfe37SValentin Longchamp # define MTDPARTS_DEFAULT	"mtdparts="			\
441877bfe37SValentin Longchamp 	"fsl_elbc_nand:"						\
442877bfe37SValentin Longchamp 		"-(" CONFIG_KM_UBI_PARTITION_NAME_BOOT ");"
443877bfe37SValentin Longchamp #endif /* MTDPARTS_DEFAULT */
444877bfe37SValentin Longchamp 
445877bfe37SValentin Longchamp /* architecture specific default bootargs */
446877bfe37SValentin Longchamp #define CONFIG_KM_DEF_BOOT_ARGS_CPU		""
447877bfe37SValentin Longchamp 
448877bfe37SValentin Longchamp /* FIXME: FDT_ADDR is unspecified */
449877bfe37SValentin Longchamp #define CONFIG_KM_DEF_ENV_CPU						\
450877bfe37SValentin Longchamp 	"boot=bootm ${load_addr_r} - ${fdt_addr_r}\0"			\
451877bfe37SValentin Longchamp 	"cramfsloadfdt="						\
452877bfe37SValentin Longchamp 		"cramfsload ${fdt_addr_r} "				\
453877bfe37SValentin Longchamp 		"fdt_0x${IVM_BoardId}_0x${IVM_HWKey}.dtb\0"		\
454877bfe37SValentin Longchamp 	"fdt_addr_r=" __stringify(CONFIG_KM_FDT_ADDR) "\0"		\
455877bfe37SValentin Longchamp 	"u-boot="__stringify(CONFIG_HOSTNAME) "/u-boot.pbl\0"		\
456877bfe37SValentin Longchamp 	"update="							\
457877bfe37SValentin Longchamp 		"sf probe 0;sf erase 0 +${filesize};"			\
458877bfe37SValentin Longchamp 		"sf write ${load_addr_r} 0 ${filesize};\0"		\
459b1c2a7aeSGerlando Falauto 	"set_fdthigh=true\0"						\
460*c6d32dfdSValentin Longchamp 	"checkfdt=true\0"						\
461877bfe37SValentin Longchamp 	""
462877bfe37SValentin Longchamp 
463877bfe37SValentin Longchamp #define CONFIG_HW_ENV_SETTINGS						\
464877bfe37SValentin Longchamp 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline\0"			\
465877bfe37SValentin Longchamp 	"usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"		\
466877bfe37SValentin Longchamp 	"usb_dr_mode=host\0"
467877bfe37SValentin Longchamp 
468877bfe37SValentin Longchamp #define CONFIG_KM_NEW_ENV						\
469877bfe37SValentin Longchamp 	"newenv=sf probe 0;"						\
470877bfe37SValentin Longchamp 		"sf erase " __stringify(CONFIG_ENV_OFFSET) " "		\
471877bfe37SValentin Longchamp 		__stringify(CONFIG_ENV_TOTAL_SIZE)"\0"
472877bfe37SValentin Longchamp 
473877bfe37SValentin Longchamp /* ppc_82xx is the equivalent to ppc_6xx, the generic ppc toolchain */
474877bfe37SValentin Longchamp #ifndef CONFIG_KM_DEF_ARCH
475877bfe37SValentin Longchamp #define CONFIG_KM_DEF_ARCH	"arch=ppc_82xx\0"
476877bfe37SValentin Longchamp #endif
477877bfe37SValentin Longchamp 
478877bfe37SValentin Longchamp #define CONFIG_EXTRA_ENV_SETTINGS					\
479877bfe37SValentin Longchamp 	CONFIG_KM_DEF_ENV						\
480877bfe37SValentin Longchamp 	CONFIG_KM_DEF_ARCH						\
481877bfe37SValentin Longchamp 	CONFIG_KM_NEW_ENV						\
482877bfe37SValentin Longchamp 	CONFIG_HW_ENV_SETTINGS						\
483877bfe37SValentin Longchamp 	"EEprom_ivm=pca9547:70:9\0"					\
484877bfe37SValentin Longchamp 	""
485877bfe37SValentin Longchamp 
486877bfe37SValentin Longchamp #endif /* _CONFIG_KMP204X_H */
487