1877bfe37SValentin Longchamp /* 2877bfe37SValentin Longchamp * (C) Copyright 2013 Keymile AG 3877bfe37SValentin Longchamp * Valentin Longchamp <valentin.longchamp@keymile.com> 4877bfe37SValentin Longchamp * 5877bfe37SValentin Longchamp * SPDX-License-Identifier: GPL-2.0+ 6877bfe37SValentin Longchamp */ 7877bfe37SValentin Longchamp 8877bfe37SValentin Longchamp #ifndef _CONFIG_KMP204X_H 9877bfe37SValentin Longchamp #define _CONFIG_KMP204X_H 10877bfe37SValentin Longchamp 11877bfe37SValentin Longchamp #define CONFIG_PHYS_64BIT 12877bfe37SValentin Longchamp #define CONFIG_PPC_P2041 13877bfe37SValentin Longchamp 14877bfe37SValentin Longchamp #define CONFIG_SYS_TEXT_BASE 0xfff80000 15877bfe37SValentin Longchamp 16877bfe37SValentin Longchamp #define CONFIG_KM_DEF_NETDEV "netdev=eth0\0" 17877bfe37SValentin Longchamp 18877bfe37SValentin Longchamp #define CONFIG_NAND_ECC_BCH 19877bfe37SValentin Longchamp 20877bfe37SValentin Longchamp /* common KM defines */ 21877bfe37SValentin Longchamp #include "keymile-common.h" 22877bfe37SValentin Longchamp 23877bfe37SValentin Longchamp #define CONFIG_SYS_RAMBOOT 24877bfe37SValentin Longchamp #define CONFIG_RAMBOOT_PBL 25877bfe37SValentin Longchamp #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE 26877bfe37SValentin Longchamp #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc 27690e4258SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/keymile/kmp204x/pbi.cfg 28690e4258SPrabhakar Kushwaha #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/keymile/kmp204x/rcw_kmp204x.cfg 29877bfe37SValentin Longchamp 30877bfe37SValentin Longchamp /* High Level Configuration Options */ 31877bfe37SValentin Longchamp #define CONFIG_BOOKE 32877bfe37SValentin Longchamp #define CONFIG_E500 /* BOOKE e500 family */ 33877bfe37SValentin Longchamp #define CONFIG_E500MC /* BOOKE e500mc family */ 34877bfe37SValentin Longchamp #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ 35877bfe37SValentin Longchamp #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */ 36877bfe37SValentin Longchamp #define CONFIG_MP /* support multiple processors */ 37877bfe37SValentin Longchamp 38877bfe37SValentin Longchamp #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ 39877bfe37SValentin Longchamp #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS 40877bfe37SValentin Longchamp #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */ 41877bfe37SValentin Longchamp #define CONFIG_PCI /* Enable PCI/PCIE */ 42877bfe37SValentin Longchamp #define CONFIG_PCIE1 /* PCIE controler 1 */ 43877bfe37SValentin Longchamp #define CONFIG_PCIE3 /* PCIE controler 3 */ 44877bfe37SValentin Longchamp #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 45877bfe37SValentin Longchamp #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 46877bfe37SValentin Longchamp 47877bfe37SValentin Longchamp #define CONFIG_SYS_DPAA_RMAN /* RMan */ 48877bfe37SValentin Longchamp 49877bfe37SValentin Longchamp #define CONFIG_FSL_LAW /* Use common FSL init code */ 50877bfe37SValentin Longchamp 51877bfe37SValentin Longchamp /* Environment in SPI Flash */ 52877bfe37SValentin Longchamp #define CONFIG_SYS_EXTRA_ENV_RELOC 53877bfe37SValentin Longchamp #define CONFIG_ENV_IS_IN_SPI_FLASH 54877bfe37SValentin Longchamp #define CONFIG_ENV_SPI_BUS 0 55877bfe37SValentin Longchamp #define CONFIG_ENV_SPI_CS 0 56877bfe37SValentin Longchamp #define CONFIG_ENV_SPI_MAX_HZ 20000000 57877bfe37SValentin Longchamp #define CONFIG_ENV_SPI_MODE 0 58877bfe37SValentin Longchamp #define CONFIG_ENV_OFFSET 0x100000 /* 1MB for u-boot */ 59877bfe37SValentin Longchamp #define CONFIG_ENV_SIZE 0x004000 /* 16K env */ 60877bfe37SValentin Longchamp #define CONFIG_ENV_SECT_SIZE 0x010000 61877bfe37SValentin Longchamp #define CONFIG_ENV_OFFSET_REDUND 0x110000 62877bfe37SValentin Longchamp #define CONFIG_ENV_TOTAL_SIZE 0x020000 63877bfe37SValentin Longchamp 64877bfe37SValentin Longchamp #define CONFIG_SYS_REDUNDAND_ENVIRONMENT 65877bfe37SValentin Longchamp 66877bfe37SValentin Longchamp #ifndef __ASSEMBLY__ 67877bfe37SValentin Longchamp unsigned long get_board_sys_clk(unsigned long dummy); 68877bfe37SValentin Longchamp #endif 69877bfe37SValentin Longchamp #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) 70877bfe37SValentin Longchamp 71877bfe37SValentin Longchamp /* 72877bfe37SValentin Longchamp * These can be toggled for performance analysis, otherwise use default. 73877bfe37SValentin Longchamp */ 74877bfe37SValentin Longchamp #define CONFIG_SYS_CACHE_STASHING 75877bfe37SValentin Longchamp #define CONFIG_BACKSIDE_L2_CACHE 76877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E 77877bfe37SValentin Longchamp #define CONFIG_BTB /* toggle branch predition */ 78877bfe37SValentin Longchamp 79877bfe37SValentin Longchamp #define CONFIG_ENABLE_36BIT_PHYS 80877bfe37SValentin Longchamp 81877bfe37SValentin Longchamp #define CONFIG_ADDR_MAP 82877bfe37SValentin Longchamp #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ 83877bfe37SValentin Longchamp 84877bfe37SValentin Longchamp #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */ 85877bfe37SValentin Longchamp #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */ 86877bfe37SValentin Longchamp #define CONFIG_SYS_MEMTEST_END 0x00800000 87877bfe37SValentin Longchamp #define CONFIG_SYS_ALT_MEMTEST 88877bfe37SValentin Longchamp #define CONFIG_PANIC_HANG /* do not reset board on panic */ 89877bfe37SValentin Longchamp 90877bfe37SValentin Longchamp /* 91877bfe37SValentin Longchamp * Config the L3 Cache as L3 SRAM 92877bfe37SValentin Longchamp */ 93877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE 94877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \ 95877bfe37SValentin Longchamp CONFIG_RAMBOOT_TEXT_BASE) 96877bfe37SValentin Longchamp #define CONFIG_SYS_L3_SIZE (1024 << 10) 97877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE) 98877bfe37SValentin Longchamp 99877bfe37SValentin Longchamp #define CONFIG_SYS_DCSRBAR 0xf0000000 100877bfe37SValentin Longchamp #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull 101877bfe37SValentin Longchamp 102877bfe37SValentin Longchamp /* 103877bfe37SValentin Longchamp * DDR Setup 104877bfe37SValentin Longchamp */ 105877bfe37SValentin Longchamp #define CONFIG_VERY_BIG_RAM 106877bfe37SValentin Longchamp #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 107877bfe37SValentin Longchamp #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 108877bfe37SValentin Longchamp 109877bfe37SValentin Longchamp #define CONFIG_DIMM_SLOTS_PER_CTLR 1 110877bfe37SValentin Longchamp #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR) 111877bfe37SValentin Longchamp 112877bfe37SValentin Longchamp #define CONFIG_DDR_SPD 1135614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3 114877bfe37SValentin Longchamp #define CONFIG_FSL_DDR_INTERACTIVE 115877bfe37SValentin Longchamp 116877bfe37SValentin Longchamp #define CONFIG_SYS_SPD_BUS_NUM 0 117877bfe37SValentin Longchamp #define SPD_EEPROM_ADDRESS 0x54 118877bfe37SValentin Longchamp #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */ 119877bfe37SValentin Longchamp 120877bfe37SValentin Longchamp #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ 121877bfe37SValentin Longchamp #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 122877bfe37SValentin Longchamp 123877bfe37SValentin Longchamp /****************************************************************************** 124877bfe37SValentin Longchamp * (PRAM usage) 125877bfe37SValentin Longchamp * ... ------------------------------------------------------- 126877bfe37SValentin Longchamp * ... |ROOTFSSIZE | PNVRAM |PHRAM |RESERVED_PRAM | END_OF_RAM 127877bfe37SValentin Longchamp * ... |<------------------- pram -------------------------->| 128877bfe37SValentin Longchamp * ... ------------------------------------------------------- 129877bfe37SValentin Longchamp * @END_OF_RAM: 130877bfe37SValentin Longchamp * @CONFIG_KM_RESERVED_PRAM: reserved pram for special purpose 131877bfe37SValentin Longchamp * @CONFIG_KM_PHRAM: address for /var 132877bfe37SValentin Longchamp * @CONFIG_KM_PNVRAM: address for PNVRAM (for the application) 133877bfe37SValentin Longchamp * @CONFIG_KM_ROOTFSSIZE: address for rootfilesystem in RAM 134877bfe37SValentin Longchamp */ 135877bfe37SValentin Longchamp 136877bfe37SValentin Longchamp /* size of rootfs in RAM */ 137877bfe37SValentin Longchamp #define CONFIG_KM_ROOTFSSIZE 0x0 138877bfe37SValentin Longchamp /* pseudo-non volatile RAM [hex] */ 139877bfe37SValentin Longchamp #define CONFIG_KM_PNVRAM 0x80000 140877bfe37SValentin Longchamp /* physical RAM MTD size [hex] */ 141877bfe37SValentin Longchamp #define CONFIG_KM_PHRAM 0x100000 142877bfe37SValentin Longchamp /* resereved pram area at the end of memroy [hex] */ 143877bfe37SValentin Longchamp #define CONFIG_KM_RESERVED_PRAM 0x0 144877bfe37SValentin Longchamp /* enable protected RAM */ 145877bfe37SValentin Longchamp #define CONFIG_PRAM 0 146877bfe37SValentin Longchamp 147877bfe37SValentin Longchamp #define CONFIG_KM_CRAMFS_ADDR 0x2000000 148877bfe37SValentin Longchamp #define CONFIG_KM_KERNEL_ADDR 0x1000000 /* max kernel size 15.5Mbytes */ 149877bfe37SValentin Longchamp #define CONFIG_KM_FDT_ADDR 0x1F80000 /* max dtb size 0.5Mbytes */ 150877bfe37SValentin Longchamp 151877bfe37SValentin Longchamp #define CONFIG_BOOTCOUNT_LIMIT 152877bfe37SValentin Longchamp 153877bfe37SValentin Longchamp /* 154877bfe37SValentin Longchamp * Local Bus Definitions 155877bfe37SValentin Longchamp */ 156877bfe37SValentin Longchamp 157877bfe37SValentin Longchamp /* Set the local bus clock 1/8 of plat clk, 2 clk delay LALE */ 158877bfe37SValentin Longchamp #define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_8 | LCRR_EADC_2) 159877bfe37SValentin Longchamp 160877bfe37SValentin Longchamp /* Nand Flash */ 161877bfe37SValentin Longchamp #define CONFIG_NAND_FSL_ELBC 162877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_BASE 0xffa00000 163877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull 164877bfe37SValentin Longchamp 165877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} 166877bfe37SValentin Longchamp #define CONFIG_SYS_MAX_NAND_DEVICE 1 167877bfe37SValentin Longchamp #define CONFIG_MTD_NAND_VERIFY_WRITE 168877bfe37SValentin Longchamp #define CONFIG_CMD_NAND 169877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 170877bfe37SValentin Longchamp 171877bfe37SValentin Longchamp #define CONFIG_BCH 172877bfe37SValentin Longchamp 173877bfe37SValentin Longchamp /* NAND flash config */ 174877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 175877bfe37SValentin Longchamp | BR_PS_8 /* Port Size = 8 bit */ \ 176877bfe37SValentin Longchamp | BR_MS_FCM /* MSEL = FCM */ \ 177877bfe37SValentin Longchamp | BR_V) /* valid */ 178877bfe37SValentin Longchamp 179877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_256KB /* length 256K */ \ 180877bfe37SValentin Longchamp | OR_FCM_BCTLD /* LBCTL not ass */ \ 181877bfe37SValentin Longchamp | OR_FCM_SCY_1 /* 1 clk wait cycle */ \ 182877bfe37SValentin Longchamp | OR_FCM_RST /* 1 clk read setup */ \ 183877bfe37SValentin Longchamp | OR_FCM_PGS /* Large page size */ \ 184877bfe37SValentin Longchamp | OR_FCM_CST) /* 0.25 command setup */ 185877bfe37SValentin Longchamp 186877bfe37SValentin Longchamp #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ 187877bfe37SValentin Longchamp #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ 188877bfe37SValentin Longchamp 189877bfe37SValentin Longchamp /* QRIO FPGA */ 190877bfe37SValentin Longchamp #define CONFIG_SYS_QRIO_BASE 0xfb000000 191877bfe37SValentin Longchamp #define CONFIG_SYS_QRIO_BASE_PHYS 0xffb000000ull 192877bfe37SValentin Longchamp 193877bfe37SValentin Longchamp #define CONFIG_SYS_QRIO_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_QRIO_BASE_PHYS) \ 194877bfe37SValentin Longchamp | BR_PS_8 /* Port Size 8 bits */ \ 195877bfe37SValentin Longchamp | BR_DECC_OFF /* no error corr */ \ 196877bfe37SValentin Longchamp | BR_MS_GPCM /* MSEL = GPCM */ \ 197877bfe37SValentin Longchamp | BR_V) /* valid */ 198877bfe37SValentin Longchamp 199877bfe37SValentin Longchamp #define CONFIG_SYS_QRIO_OR_PRELIM (OR_AM_64KB /* length 64K */ \ 200877bfe37SValentin Longchamp | OR_GPCM_BCTLD /* no LCTL assert */ \ 201877bfe37SValentin Longchamp | OR_GPCM_ACS_DIV4 /* LCS 1/4 clk after */ \ 202877bfe37SValentin Longchamp | OR_GPCM_SCY_2 /* 2 clk wait cycles */ \ 203877bfe37SValentin Longchamp | OR_GPCM_TRLX /* relaxed tmgs */ \ 204877bfe37SValentin Longchamp | OR_GPCM_EAD) /* extra bus clk cycles */ 205877bfe37SValentin Longchamp 206877bfe37SValentin Longchamp #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_QRIO_BR_PRELIM /* QRIO Base Address */ 207877bfe37SValentin Longchamp #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_QRIO_OR_PRELIM /* QRIO Options */ 208877bfe37SValentin Longchamp 209877bfe37SValentin Longchamp #define CONFIG_BOARD_EARLY_INIT_F 210877bfe37SValentin Longchamp #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */ 211877bfe37SValentin Longchamp #define CONFIG_MISC_INIT_R 212877bfe37SValentin Longchamp #define CONFIG_LAST_STAGE_INIT 213877bfe37SValentin Longchamp 214877bfe37SValentin Longchamp #define CONFIG_HWCONFIG 215877bfe37SValentin Longchamp 216877bfe37SValentin Longchamp /* define to use L1 as initial stack */ 217877bfe37SValentin Longchamp #define CONFIG_L1_INIT_RAM 218877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_LOCK 219877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ 220877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf 221877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR 222877bfe37SValentin Longchamp /* The assembler doesn't like typecast */ 223877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ 224877bfe37SValentin Longchamp ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ 225877bfe37SValentin Longchamp CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) 226877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 227877bfe37SValentin Longchamp 228877bfe37SValentin Longchamp #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 229877bfe37SValentin Longchamp GENERATED_GBL_DATA_SIZE) 230877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 231877bfe37SValentin Longchamp 232877bfe37SValentin Longchamp #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 233877bfe37SValentin Longchamp #define CONFIG_SYS_MONITOR_LEN (512 * 1024) 234877bfe37SValentin Longchamp #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) 235877bfe37SValentin Longchamp 236877bfe37SValentin Longchamp /* Serial Port - controlled on board with jumper J8 237877bfe37SValentin Longchamp * open - index 2 238877bfe37SValentin Longchamp * shorted - index 1 239877bfe37SValentin Longchamp */ 240877bfe37SValentin Longchamp #define CONFIG_CONS_INDEX 1 241877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550 242877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_SERIAL 243877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_REG_SIZE 1 244877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) 245877bfe37SValentin Longchamp 246877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) 247877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) 248877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) 249877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) 250877bfe37SValentin Longchamp 251877bfe37SValentin Longchamp #define CONFIG_KM_CONSOLE_TTY "ttyS0" 252877bfe37SValentin Longchamp 253877bfe37SValentin Longchamp /* Use the HUSH parser */ 254877bfe37SValentin Longchamp #define CONFIG_SYS_HUSH_PARSER 255877bfe37SValentin Longchamp 256877bfe37SValentin Longchamp /* pass open firmware flat tree */ 257877bfe37SValentin Longchamp #define CONFIG_OF_LIBFDT 258877bfe37SValentin Longchamp #define CONFIG_OF_BOARD_SETUP 259877bfe37SValentin Longchamp #define CONFIG_OF_STDOUT_VIA_ALIAS 260877bfe37SValentin Longchamp 261877bfe37SValentin Longchamp /* new uImage format support */ 262877bfe37SValentin Longchamp #define CONFIG_FIT 263877bfe37SValentin Longchamp #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 264877bfe37SValentin Longchamp 265877bfe37SValentin Longchamp /* I2C */ 266877bfe37SValentin Longchamp #define CONFIG_SYS_I2C 267877bfe37SValentin Longchamp #define CONFIG_SYS_NUM_I2C_BUSES 3 268877bfe37SValentin Longchamp #define CONFIG_SYS_I2C_MAX_HOPS 1 269877bfe37SValentin Longchamp #define CONFIG_SYS_I2C_FSL /* Use FSL I2C driver */ 270877bfe37SValentin Longchamp #define CONFIG_I2C_MULTI_BUS 271877bfe37SValentin Longchamp #define CONFIG_I2C_CMD_TREE 272877bfe37SValentin Longchamp #define CONFIG_SYS_FSL_I2C_SPEED 400000 273877bfe37SValentin Longchamp #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 274877bfe37SValentin Longchamp #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 275877bfe37SValentin Longchamp #define CONFIG_SYS_I2C_BUSES { {0, {I2C_NULL_HOP} }, \ 276877bfe37SValentin Longchamp {0, {{I2C_MUX_PCA9547, 0x70, 1 } } }, \ 277877bfe37SValentin Longchamp {0, {{I2C_MUX_PCA9547, 0x70, 2 } } }, \ 278877bfe37SValentin Longchamp } 279877bfe37SValentin Longchamp 280877bfe37SValentin Longchamp #define CONFIG_KM_IVM_BUS 1 /* I2C1 (Mux-Port 1)*/ 281877bfe37SValentin Longchamp 282877bfe37SValentin Longchamp /* 283877bfe37SValentin Longchamp * eSPI - Enhanced SPI 284877bfe37SValentin Longchamp */ 285877bfe37SValentin Longchamp #define CONFIG_FSL_ESPI 286877bfe37SValentin Longchamp #define CONFIG_SPI_FLASH 287877bfe37SValentin Longchamp #define CONFIG_SPI_FLASH_BAR /* 4 byte-addressing */ 288877bfe37SValentin Longchamp #define CONFIG_SPI_FLASH_STMICRO 289877bfe37SValentin Longchamp #define CONFIG_CMD_SF 290877bfe37SValentin Longchamp #define CONFIG_SF_DEFAULT_SPEED 20000000 291877bfe37SValentin Longchamp #define CONFIG_SF_DEFAULT_MODE 0 292877bfe37SValentin Longchamp 293877bfe37SValentin Longchamp /* 294877bfe37SValentin Longchamp * General PCI 295877bfe37SValentin Longchamp * Memory space is mapped 1-1, but I/O space must start from 0. 296877bfe37SValentin Longchamp */ 297877bfe37SValentin Longchamp 298877bfe37SValentin Longchamp /* controller 1, direct to uli, tgtid 3, Base address 20000 */ 299877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 300877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 301877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull 302877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ 303877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 304877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 305877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull 306877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 307877bfe37SValentin Longchamp 308877bfe37SValentin Longchamp /* controller 3, Slot 1, tgtid 1, Base address 202000 */ 309877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000 310877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 311877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull 312877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ 313877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8010000 314877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 315877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8010000ull 316877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ 317877bfe37SValentin Longchamp 318877bfe37SValentin Longchamp /* Qman/Bman */ 319877bfe37SValentin Longchamp #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */ 320877bfe37SValentin Longchamp #define CONFIG_SYS_BMAN_NUM_PORTALS 10 321877bfe37SValentin Longchamp #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 322877bfe37SValentin Longchamp #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull 323877bfe37SValentin Longchamp #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000 324877bfe37SValentin Longchamp #define CONFIG_SYS_QMAN_NUM_PORTALS 10 325877bfe37SValentin Longchamp #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000 326877bfe37SValentin Longchamp #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull 327877bfe37SValentin Longchamp #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000 328877bfe37SValentin Longchamp 329877bfe37SValentin Longchamp #define CONFIG_SYS_DPAA_FMAN 330877bfe37SValentin Longchamp #define CONFIG_SYS_DPAA_PME 331877bfe37SValentin Longchamp /* Default address of microcode for the Linux Fman driver 332877bfe37SValentin Longchamp * env is stored at 0x100000, sector size is 0x10000, x2 (redundant) 333877bfe37SValentin Longchamp * ucode is stored after env, so we got 0x120000. 334877bfe37SValentin Longchamp */ 335877bfe37SValentin Longchamp #define CONFIG_SYS_QE_FW_IN_SPIFLASH 336877bfe37SValentin Longchamp #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x120000 337877bfe37SValentin Longchamp #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 338877bfe37SValentin Longchamp #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) 339877bfe37SValentin Longchamp 340877bfe37SValentin Longchamp #define CONFIG_FMAN_ENET 341877bfe37SValentin Longchamp #define CONFIG_PHYLIB_10G 342877bfe37SValentin Longchamp #define CONFIG_PHY_MARVELL /* there is a marvell phy */ 343877bfe37SValentin Longchamp 344877bfe37SValentin Longchamp #define CONFIG_PCI_INDIRECT_BRIDGE 345877bfe37SValentin Longchamp #define CONFIG_PCI_PNP /* do pci plug-and-play */ 346877bfe37SValentin Longchamp #define CONFIG_E1000 347877bfe37SValentin Longchamp 348877bfe37SValentin Longchamp #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 349877bfe37SValentin Longchamp #define CONFIG_DOS_PARTITION 350877bfe37SValentin Longchamp 351877bfe37SValentin Longchamp /* RGMII (FM1@DTESC5) is used as debug itf, it's the only one configured */ 352877bfe37SValentin Longchamp #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x11 353877bfe37SValentin Longchamp #define CONFIG_SYS_TBIPA_VALUE 8 354877bfe37SValentin Longchamp #define CONFIG_PHYLIB /* recommended PHY management */ 355877bfe37SValentin Longchamp #define CONFIG_ETHPRIME "FM1@DTSEC5" 356877bfe37SValentin Longchamp #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 357877bfe37SValentin Longchamp 358877bfe37SValentin Longchamp /* 359877bfe37SValentin Longchamp * Environment 360877bfe37SValentin Longchamp */ 361877bfe37SValentin Longchamp #define CONFIG_LOADS_ECHO /* echo on for serial download */ 362877bfe37SValentin Longchamp #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 363877bfe37SValentin Longchamp 364877bfe37SValentin Longchamp /* 365877bfe37SValentin Longchamp * additionnal command line configuration. 366877bfe37SValentin Longchamp */ 367877bfe37SValentin Longchamp #define CONFIG_CMD_PCI 368877bfe37SValentin Longchamp #define CONFIG_CMD_NET 369877bfe37SValentin Longchamp 370877bfe37SValentin Longchamp /* we don't need flash support */ 371877bfe37SValentin Longchamp #define CONFIG_SYS_NO_FLASH 372877bfe37SValentin Longchamp #undef CONFIG_CMD_IMLS 373877bfe37SValentin Longchamp #undef CONFIG_CMD_FLASH 374877bfe37SValentin Longchamp #undef CONFIG_FLASH_CFI_MTD 375877bfe37SValentin Longchamp #undef CONFIG_JFFS2_CMDLINE 376877bfe37SValentin Longchamp 377877bfe37SValentin Longchamp /* 378877bfe37SValentin Longchamp * For booting Linux, the board info and command line data 379877bfe37SValentin Longchamp * have to be in the first 64 MB of memory, since this is 380877bfe37SValentin Longchamp * the maximum mapped by the Linux kernel during initialization. 381877bfe37SValentin Longchamp */ 382877bfe37SValentin Longchamp #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */ 383877bfe37SValentin Longchamp #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 384877bfe37SValentin Longchamp 385877bfe37SValentin Longchamp #ifdef CONFIG_CMD_KGDB 386877bfe37SValentin Longchamp #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 387877bfe37SValentin Longchamp #endif 388877bfe37SValentin Longchamp 389877bfe37SValentin Longchamp #define __USB_PHY_TYPE utmi 390877bfe37SValentin Longchamp 391877bfe37SValentin Longchamp /* 392877bfe37SValentin Longchamp * Environment Configuration 393877bfe37SValentin Longchamp */ 394877bfe37SValentin Longchamp #define CONFIG_ENV_OVERWRITE 395877bfe37SValentin Longchamp #ifndef CONFIG_KM_DEF_ENV /* if not set by keymile-common.h */ 396877bfe37SValentin Longchamp #define CONFIG_KM_DEF_ENV "km-common=empty\0" 397877bfe37SValentin Longchamp #endif 398877bfe37SValentin Longchamp 399877bfe37SValentin Longchamp #ifndef MTDIDS_DEFAULT 400877bfe37SValentin Longchamp # define MTDIDS_DEFAULT "nand0=fsl_elbc_nand" 401877bfe37SValentin Longchamp #endif /* MTDIDS_DEFAULT */ 402877bfe37SValentin Longchamp 403877bfe37SValentin Longchamp #ifndef MTDPARTS_DEFAULT 404877bfe37SValentin Longchamp # define MTDPARTS_DEFAULT "mtdparts=" \ 405877bfe37SValentin Longchamp "fsl_elbc_nand:" \ 406877bfe37SValentin Longchamp "-(" CONFIG_KM_UBI_PARTITION_NAME_BOOT ");" 407877bfe37SValentin Longchamp #endif /* MTDPARTS_DEFAULT */ 408877bfe37SValentin Longchamp 409877bfe37SValentin Longchamp /* architecture specific default bootargs */ 410877bfe37SValentin Longchamp #define CONFIG_KM_DEF_BOOT_ARGS_CPU "" 411877bfe37SValentin Longchamp 412877bfe37SValentin Longchamp /* FIXME: FDT_ADDR is unspecified */ 413877bfe37SValentin Longchamp #define CONFIG_KM_DEF_ENV_CPU \ 414877bfe37SValentin Longchamp "boot=bootm ${load_addr_r} - ${fdt_addr_r}\0" \ 415877bfe37SValentin Longchamp "cramfsloadfdt=" \ 416877bfe37SValentin Longchamp "cramfsload ${fdt_addr_r} " \ 417877bfe37SValentin Longchamp "fdt_0x${IVM_BoardId}_0x${IVM_HWKey}.dtb\0" \ 418877bfe37SValentin Longchamp "fdt_addr_r=" __stringify(CONFIG_KM_FDT_ADDR) "\0" \ 419877bfe37SValentin Longchamp "u-boot="__stringify(CONFIG_HOSTNAME) "/u-boot.pbl\0" \ 420877bfe37SValentin Longchamp "update=" \ 421877bfe37SValentin Longchamp "sf probe 0;sf erase 0 +${filesize};" \ 422877bfe37SValentin Longchamp "sf write ${load_addr_r} 0 ${filesize};\0" \ 423*b1c2a7aeSGerlando Falauto "set_fdthigh=true\0" \ 424877bfe37SValentin Longchamp "" 425877bfe37SValentin Longchamp 426877bfe37SValentin Longchamp #define CONFIG_HW_ENV_SETTINGS \ 427877bfe37SValentin Longchamp "hwconfig=fsl_ddr:ctlr_intlv=cacheline\0" \ 428877bfe37SValentin Longchamp "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \ 429877bfe37SValentin Longchamp "usb_dr_mode=host\0" 430877bfe37SValentin Longchamp 431877bfe37SValentin Longchamp #define CONFIG_KM_NEW_ENV \ 432877bfe37SValentin Longchamp "newenv=sf probe 0;" \ 433877bfe37SValentin Longchamp "sf erase " __stringify(CONFIG_ENV_OFFSET) " " \ 434877bfe37SValentin Longchamp __stringify(CONFIG_ENV_TOTAL_SIZE)"\0" 435877bfe37SValentin Longchamp 436877bfe37SValentin Longchamp /* ppc_82xx is the equivalent to ppc_6xx, the generic ppc toolchain */ 437877bfe37SValentin Longchamp #ifndef CONFIG_KM_DEF_ARCH 438877bfe37SValentin Longchamp #define CONFIG_KM_DEF_ARCH "arch=ppc_82xx\0" 439877bfe37SValentin Longchamp #endif 440877bfe37SValentin Longchamp 441877bfe37SValentin Longchamp #define CONFIG_EXTRA_ENV_SETTINGS \ 442877bfe37SValentin Longchamp CONFIG_KM_DEF_ENV \ 443877bfe37SValentin Longchamp CONFIG_KM_DEF_ARCH \ 444877bfe37SValentin Longchamp CONFIG_KM_NEW_ENV \ 445877bfe37SValentin Longchamp CONFIG_HW_ENV_SETTINGS \ 446877bfe37SValentin Longchamp "EEprom_ivm=pca9547:70:9\0" \ 447877bfe37SValentin Longchamp "" 448877bfe37SValentin Longchamp 449877bfe37SValentin Longchamp #endif /* _CONFIG_KMP204X_H */ 450