xref: /rk3399_rockchip-uboot/include/configs/km/kmp204x-common.h (revision 88ac6ffabbe741b67ea94e33894fb1fdca57e776)
1877bfe37SValentin Longchamp /*
2877bfe37SValentin Longchamp  * (C) Copyright 2013 Keymile AG
3877bfe37SValentin Longchamp  * Valentin Longchamp <valentin.longchamp@keymile.com>
4877bfe37SValentin Longchamp  *
5877bfe37SValentin Longchamp  * SPDX-License-Identifier:	GPL-2.0+
6877bfe37SValentin Longchamp  */
7877bfe37SValentin Longchamp 
8877bfe37SValentin Longchamp #ifndef _CONFIG_KMP204X_H
9877bfe37SValentin Longchamp #define _CONFIG_KMP204X_H
10877bfe37SValentin Longchamp 
11877bfe37SValentin Longchamp #define CONFIG_PHYS_64BIT
12877bfe37SValentin Longchamp #define CONFIG_PPC_P2041
13877bfe37SValentin Longchamp 
14877bfe37SValentin Longchamp #define CONFIG_SYS_TEXT_BASE	0xfff80000
15877bfe37SValentin Longchamp 
16877bfe37SValentin Longchamp #define CONFIG_KM_DEF_NETDEV	"netdev=eth0\0"
17877bfe37SValentin Longchamp 
18cf7707a1SValentin Longchamp /* an additionnal option is required for UBI as subpage access is
19cf7707a1SValentin Longchamp  * supported in u-boot */
20cf7707a1SValentin Longchamp #define CONFIG_KM_UBI_PART_BOOT_OPTS		",2048"
21cf7707a1SValentin Longchamp 
22877bfe37SValentin Longchamp #define CONFIG_NAND_ECC_BCH
23877bfe37SValentin Longchamp 
24877bfe37SValentin Longchamp /* common KM defines */
25877bfe37SValentin Longchamp #include "keymile-common.h"
26877bfe37SValentin Longchamp 
27877bfe37SValentin Longchamp #define CONFIG_SYS_RAMBOOT
28877bfe37SValentin Longchamp #define CONFIG_RAMBOOT_PBL
29877bfe37SValentin Longchamp #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
30877bfe37SValentin Longchamp #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
31e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_PBI board/keymile/kmp204x/pbi.cfg
32e4536f8eSMasahiro Yamada #define CONFIG_SYS_FSL_PBL_RCW board/keymile/kmp204x/rcw_kmp204x.cfg
33877bfe37SValentin Longchamp 
34877bfe37SValentin Longchamp /* High Level Configuration Options */
35877bfe37SValentin Longchamp #define CONFIG_BOOKE
36877bfe37SValentin Longchamp #define CONFIG_E500			/* BOOKE e500 family */
37877bfe37SValentin Longchamp #define CONFIG_E500MC			/* BOOKE e500mc family */
38877bfe37SValentin Longchamp #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
39877bfe37SValentin Longchamp #define CONFIG_FSL_CORENET		/* Freescale CoreNet platform */
40877bfe37SValentin Longchamp #define CONFIG_MP			/* support multiple processors */
41877bfe37SValentin Longchamp 
42877bfe37SValentin Longchamp #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
43877bfe37SValentin Longchamp #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
44877bfe37SValentin Longchamp #define CONFIG_FSL_ELBC			/* Has Enhanced localbus controller */
45877bfe37SValentin Longchamp #define CONFIG_PCI			/* Enable PCI/PCIE */
46877bfe37SValentin Longchamp #define CONFIG_PCIE1			/* PCIE controler 1 */
47877bfe37SValentin Longchamp #define CONFIG_PCIE3			/* PCIE controler 3 */
48877bfe37SValentin Longchamp #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
49877bfe37SValentin Longchamp #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
50877bfe37SValentin Longchamp 
51877bfe37SValentin Longchamp #define CONFIG_SYS_DPAA_RMAN		/* RMan */
52877bfe37SValentin Longchamp 
53877bfe37SValentin Longchamp #define CONFIG_FSL_LAW			/* Use common FSL init code */
54877bfe37SValentin Longchamp 
55877bfe37SValentin Longchamp /* Environment in SPI Flash */
56877bfe37SValentin Longchamp #define CONFIG_SYS_EXTRA_ENV_RELOC
57877bfe37SValentin Longchamp #define CONFIG_ENV_IS_IN_SPI_FLASH
58877bfe37SValentin Longchamp #define CONFIG_ENV_SPI_BUS              0
59877bfe37SValentin Longchamp #define CONFIG_ENV_SPI_CS               0
60877bfe37SValentin Longchamp #define CONFIG_ENV_SPI_MAX_HZ           20000000
61877bfe37SValentin Longchamp #define CONFIG_ENV_SPI_MODE             0
62877bfe37SValentin Longchamp #define CONFIG_ENV_OFFSET               0x100000	/* 1MB for u-boot */
63877bfe37SValentin Longchamp #define CONFIG_ENV_SIZE			0x004000	/* 16K env */
64877bfe37SValentin Longchamp #define CONFIG_ENV_SECT_SIZE            0x010000
65877bfe37SValentin Longchamp #define CONFIG_ENV_OFFSET_REDUND	0x110000
66877bfe37SValentin Longchamp #define CONFIG_ENV_TOTAL_SIZE		0x020000
67877bfe37SValentin Longchamp 
68877bfe37SValentin Longchamp #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
69877bfe37SValentin Longchamp 
70877bfe37SValentin Longchamp #ifndef __ASSEMBLY__
71877bfe37SValentin Longchamp unsigned long get_board_sys_clk(unsigned long dummy);
72877bfe37SValentin Longchamp #endif
73877bfe37SValentin Longchamp #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk(0)
74877bfe37SValentin Longchamp 
75877bfe37SValentin Longchamp /*
76877bfe37SValentin Longchamp  * These can be toggled for performance analysis, otherwise use default.
77877bfe37SValentin Longchamp  */
78877bfe37SValentin Longchamp #define CONFIG_SYS_CACHE_STASHING
79877bfe37SValentin Longchamp #define CONFIG_BACKSIDE_L2_CACHE
80877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_L2CSR0		L2CSR0_L2E
81877bfe37SValentin Longchamp #define CONFIG_BTB			/* toggle branch predition */
82877bfe37SValentin Longchamp 
83877bfe37SValentin Longchamp #define CONFIG_ENABLE_36BIT_PHYS
84877bfe37SValentin Longchamp 
85877bfe37SValentin Longchamp #define CONFIG_ADDR_MAP
86877bfe37SValentin Longchamp #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
87877bfe37SValentin Longchamp 
8818794944SValentin Longchamp #define CONFIG_POST CONFIG_SYS_POST_MEM_REGIONS	/* POST memory regions test */
89877bfe37SValentin Longchamp 
90877bfe37SValentin Longchamp /*
91877bfe37SValentin Longchamp  *  Config the L3 Cache as L3 SRAM
92877bfe37SValentin Longchamp  */
93877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_L3_ADDR		CONFIG_RAMBOOT_TEXT_BASE
94877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_L3_ADDR_PHYS	(0xf00000000ull | \
95877bfe37SValentin Longchamp 		CONFIG_RAMBOOT_TEXT_BASE)
96877bfe37SValentin Longchamp #define CONFIG_SYS_L3_SIZE		(1024 << 10)
97877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
98877bfe37SValentin Longchamp 
99877bfe37SValentin Longchamp #define CONFIG_SYS_DCSRBAR		0xf0000000
100877bfe37SValentin Longchamp #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
101877bfe37SValentin Longchamp 
102877bfe37SValentin Longchamp /*
103877bfe37SValentin Longchamp  * DDR Setup
104877bfe37SValentin Longchamp  */
105877bfe37SValentin Longchamp #define CONFIG_VERY_BIG_RAM
106877bfe37SValentin Longchamp #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
107877bfe37SValentin Longchamp #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
108877bfe37SValentin Longchamp 
109877bfe37SValentin Longchamp #define CONFIG_DIMM_SLOTS_PER_CTLR	1
110877bfe37SValentin Longchamp #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
111877bfe37SValentin Longchamp 
112877bfe37SValentin Longchamp #define CONFIG_DDR_SPD
1135614e71bSYork Sun #define CONFIG_SYS_FSL_DDR3
114877bfe37SValentin Longchamp #define CONFIG_FSL_DDR_INTERACTIVE
115877bfe37SValentin Longchamp 
116877bfe37SValentin Longchamp #define CONFIG_SYS_SPD_BUS_NUM	0
117877bfe37SValentin Longchamp #define SPD_EEPROM_ADDRESS	0x54
118877bfe37SValentin Longchamp #define CONFIG_SYS_SDRAM_SIZE	4096	/* for fixed parameter use */
119877bfe37SValentin Longchamp 
120877bfe37SValentin Longchamp #define CONFIG_SYS_LOAD_ADDR	0x100000	/* default load address */
121877bfe37SValentin Longchamp #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	2
122877bfe37SValentin Longchamp 
123877bfe37SValentin Longchamp /******************************************************************************
124877bfe37SValentin Longchamp  * (PRAM usage)
125877bfe37SValentin Longchamp  * ... -------------------------------------------------------
126877bfe37SValentin Longchamp  * ... |ROOTFSSIZE | PNVRAM |PHRAM |RESERVED_PRAM | END_OF_RAM
127877bfe37SValentin Longchamp  * ... |<------------------- pram -------------------------->|
128877bfe37SValentin Longchamp  * ... -------------------------------------------------------
129877bfe37SValentin Longchamp  * @END_OF_RAM:
130877bfe37SValentin Longchamp  * @CONFIG_KM_RESERVED_PRAM: reserved pram for special purpose
131877bfe37SValentin Longchamp  * @CONFIG_KM_PHRAM: address for /var
132877bfe37SValentin Longchamp  * @CONFIG_KM_PNVRAM: address for PNVRAM (for the application)
133877bfe37SValentin Longchamp  * @CONFIG_KM_ROOTFSSIZE: address for rootfilesystem in RAM
134877bfe37SValentin Longchamp  */
135877bfe37SValentin Longchamp 
136877bfe37SValentin Longchamp /* size of rootfs in RAM */
137877bfe37SValentin Longchamp #define CONFIG_KM_ROOTFSSIZE	0x0
138877bfe37SValentin Longchamp /* pseudo-non volatile RAM [hex] */
139877bfe37SValentin Longchamp #define CONFIG_KM_PNVRAM	0x80000
140877bfe37SValentin Longchamp /* physical RAM MTD size [hex] */
141877bfe37SValentin Longchamp #define CONFIG_KM_PHRAM		0x100000
142848b31abSValentin Longchamp /* reserved pram area at the end of memory [hex]
143848b31abSValentin Longchamp  * u-boot reserves some memory for the MP boot page */
144848b31abSValentin Longchamp #define CONFIG_KM_RESERVED_PRAM	0x1000
145848b31abSValentin Longchamp /* set the default PRAM value to at least PNVRAM + PHRAM when pram env variable
146848b31abSValentin Longchamp  * is not valid yet, which is the case for when u-boot copies itself to RAM */
147848b31abSValentin Longchamp #define CONFIG_PRAM		((CONFIG_KM_PNVRAM + CONFIG_KM_PHRAM)>>10)
148877bfe37SValentin Longchamp 
149877bfe37SValentin Longchamp #define CONFIG_KM_CRAMFS_ADDR	0x2000000
150877bfe37SValentin Longchamp #define CONFIG_KM_KERNEL_ADDR	0x1000000	/* max kernel size 15.5Mbytes */
151877bfe37SValentin Longchamp #define CONFIG_KM_FDT_ADDR	0x1F80000	/* max dtb    size  0.5Mbytes */
152877bfe37SValentin Longchamp 
153877bfe37SValentin Longchamp /*
154877bfe37SValentin Longchamp  * Local Bus Definitions
155877bfe37SValentin Longchamp  */
156877bfe37SValentin Longchamp 
157877bfe37SValentin Longchamp /* Set the local bus clock 1/8 of plat clk, 2 clk delay LALE */
158877bfe37SValentin Longchamp #define CONFIG_SYS_LBC_LCRR		(LCRR_CLKDIV_8 | LCRR_EADC_2)
159877bfe37SValentin Longchamp 
160877bfe37SValentin Longchamp /* Nand Flash */
161877bfe37SValentin Longchamp #define CONFIG_NAND_FSL_ELBC
162877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_BASE		0xffa00000
163877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_BASE_PHYS	0xfffa00000ull
164877bfe37SValentin Longchamp 
165877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
166877bfe37SValentin Longchamp #define CONFIG_SYS_MAX_NAND_DEVICE	1
167877bfe37SValentin Longchamp #define CONFIG_MTD_NAND_VERIFY_WRITE
168877bfe37SValentin Longchamp #define CONFIG_CMD_NAND
169877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
170877bfe37SValentin Longchamp 
171877bfe37SValentin Longchamp #define CONFIG_BCH
172877bfe37SValentin Longchamp 
173877bfe37SValentin Longchamp /* NAND flash config */
174877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
175877bfe37SValentin Longchamp 			       | BR_PS_8	       /* Port Size = 8 bit */ \
176877bfe37SValentin Longchamp 			       | BR_MS_FCM	       /* MSEL = FCM */ \
177877bfe37SValentin Longchamp 			       | BR_V)		       /* valid */
178877bfe37SValentin Longchamp 
179877bfe37SValentin Longchamp #define CONFIG_SYS_NAND_OR_PRELIM  (OR_AM_256KB	      /* length 256K */ \
180877bfe37SValentin Longchamp 			       | OR_FCM_BCTLD	/* LBCTL not ass */	\
181877bfe37SValentin Longchamp 			       | OR_FCM_SCY_1	/* 1 clk wait cycle */	\
182877bfe37SValentin Longchamp 			       | OR_FCM_RST	/* 1 clk read setup */	\
183877bfe37SValentin Longchamp 			       | OR_FCM_PGS	/* Large page size */	\
184877bfe37SValentin Longchamp 			       | OR_FCM_CST)	/* 0.25 command setup */
185877bfe37SValentin Longchamp 
186877bfe37SValentin Longchamp #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
187877bfe37SValentin Longchamp #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
188877bfe37SValentin Longchamp 
189877bfe37SValentin Longchamp /* QRIO FPGA */
190877bfe37SValentin Longchamp #define CONFIG_SYS_QRIO_BASE		0xfb000000
191877bfe37SValentin Longchamp #define CONFIG_SYS_QRIO_BASE_PHYS	0xffb000000ull
192877bfe37SValentin Longchamp 
193877bfe37SValentin Longchamp #define CONFIG_SYS_QRIO_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_QRIO_BASE_PHYS) \
194877bfe37SValentin Longchamp 				| BR_PS_8	/* Port Size 8 bits */ \
195877bfe37SValentin Longchamp 				| BR_DECC_OFF	/* no error corr */ \
196877bfe37SValentin Longchamp 				| BR_MS_GPCM	/* MSEL = GPCM */ \
197877bfe37SValentin Longchamp 				| BR_V)		/* valid */
198877bfe37SValentin Longchamp 
199877bfe37SValentin Longchamp #define CONFIG_SYS_QRIO_OR_PRELIM  (OR_AM_64KB	/* length 64K */ \
200877bfe37SValentin Longchamp 				| OR_GPCM_BCTLD /* no LCTL assert */ \
201877bfe37SValentin Longchamp 				| OR_GPCM_ACS_DIV4 /* LCS 1/4 clk after */ \
202877bfe37SValentin Longchamp 				| OR_GPCM_SCY_2 /* 2 clk wait cycles */ \
203877bfe37SValentin Longchamp 				| OR_GPCM_TRLX /* relaxed tmgs */ \
204877bfe37SValentin Longchamp 				| OR_GPCM_EAD) /* extra bus clk cycles */
205877bfe37SValentin Longchamp 
206877bfe37SValentin Longchamp #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_QRIO_BR_PRELIM /* QRIO Base Address */
207877bfe37SValentin Longchamp #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_QRIO_OR_PRELIM /* QRIO Options */
208877bfe37SValentin Longchamp 
209dd21f096SRainer Boschung /* bootcounter in QRIO */
210dd21f096SRainer Boschung #define CONFIG_BOOTCOUNT_LIMIT
211dd21f096SRainer Boschung #define CONFIG_SYS_BOOTCOUNT_ADDR	(CONFIG_SYS_QRIO_BASE + 0x20)
212dd21f096SRainer Boschung 
213877bfe37SValentin Longchamp #define CONFIG_BOARD_EARLY_INIT_F
214877bfe37SValentin Longchamp #define CONFIG_BOARD_EARLY_INIT_R	/* call board_early_init_r function */
215f3e74d0aSRainer Boschung #define CONFIG_MISC_INIT_F
216877bfe37SValentin Longchamp #define CONFIG_MISC_INIT_R
217877bfe37SValentin Longchamp #define CONFIG_LAST_STAGE_INIT
218877bfe37SValentin Longchamp 
219877bfe37SValentin Longchamp #define CONFIG_HWCONFIG
220877bfe37SValentin Longchamp 
221877bfe37SValentin Longchamp /* define to use L1 as initial stack */
222877bfe37SValentin Longchamp #define CONFIG_L1_INIT_RAM
223877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_LOCK
224877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000	/* Initial L1 address */
225877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
226877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
227877bfe37SValentin Longchamp /* The assembler doesn't like typecast */
228877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
229877bfe37SValentin Longchamp 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
230877bfe37SValentin Longchamp 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
231877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_RAM_SIZE	0x00004000
232877bfe37SValentin Longchamp 
233877bfe37SValentin Longchamp #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
234877bfe37SValentin Longchamp 					GENERATED_GBL_DATA_SIZE)
235877bfe37SValentin Longchamp #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
236877bfe37SValentin Longchamp 
237877bfe37SValentin Longchamp #define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_TEXT_BASE
238877bfe37SValentin Longchamp #define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
239877bfe37SValentin Longchamp #define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)
240877bfe37SValentin Longchamp 
241877bfe37SValentin Longchamp /* Serial Port - controlled on board with jumper J8
242877bfe37SValentin Longchamp  * open - index 2
243877bfe37SValentin Longchamp  * shorted - index 1
244877bfe37SValentin Longchamp  */
245877bfe37SValentin Longchamp #define CONFIG_CONS_INDEX	1
246877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550
247877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_SERIAL
248877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_REG_SIZE	1
249877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
250877bfe37SValentin Longchamp 
251877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
252877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
253877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
254877bfe37SValentin Longchamp #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
255877bfe37SValentin Longchamp 
256877bfe37SValentin Longchamp #define CONFIG_KM_CONSOLE_TTY	"ttyS0"
257877bfe37SValentin Longchamp 
258877bfe37SValentin Longchamp /* Use the HUSH parser */
259877bfe37SValentin Longchamp #define CONFIG_SYS_HUSH_PARSER
260877bfe37SValentin Longchamp 
261877bfe37SValentin Longchamp /* pass open firmware flat tree */
262877bfe37SValentin Longchamp #define CONFIG_OF_LIBFDT
263877bfe37SValentin Longchamp #define CONFIG_OF_BOARD_SETUP
264877bfe37SValentin Longchamp #define CONFIG_OF_STDOUT_VIA_ALIAS
265877bfe37SValentin Longchamp 
266877bfe37SValentin Longchamp /* new uImage format support */
267877bfe37SValentin Longchamp #define CONFIG_FIT
268877bfe37SValentin Longchamp #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
269877bfe37SValentin Longchamp 
270877bfe37SValentin Longchamp /* I2C */
271f3e74d0aSRainer Boschung 
272877bfe37SValentin Longchamp #define CONFIG_SYS_I2C
273f3e74d0aSRainer Boschung #define CONFIG_SYS_I2C_INIT_BOARD
274f3e74d0aSRainer Boschung #define CONFIG_SYS_I2C_SPEED		100000 /* deblocking */
275877bfe37SValentin Longchamp #define CONFIG_SYS_NUM_I2C_BUSES	3
276877bfe37SValentin Longchamp #define CONFIG_SYS_I2C_MAX_HOPS		1
277877bfe37SValentin Longchamp #define CONFIG_SYS_I2C_FSL		/* Use FSL I2C driver */
278877bfe37SValentin Longchamp #define CONFIG_I2C_MULTI_BUS
279877bfe37SValentin Longchamp #define CONFIG_I2C_CMD_TREE
280877bfe37SValentin Longchamp #define CONFIG_SYS_FSL_I2C_SPEED	400000
281877bfe37SValentin Longchamp #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
282877bfe37SValentin Longchamp #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
283877bfe37SValentin Longchamp #define CONFIG_SYS_I2C_BUSES	{	{0, {I2C_NULL_HOP} }, \
284877bfe37SValentin Longchamp 					{0, {{I2C_MUX_PCA9547, 0x70, 1 } } }, \
285877bfe37SValentin Longchamp 					{0, {{I2C_MUX_PCA9547, 0x70, 2 } } }, \
286877bfe37SValentin Longchamp 				}
287f3e74d0aSRainer Boschung #ifndef __ASSEMBLY__
288f3e74d0aSRainer Boschung void set_sda(int state);
289f3e74d0aSRainer Boschung void set_scl(int state);
290f3e74d0aSRainer Boschung int get_sda(void);
291f3e74d0aSRainer Boschung int get_scl(void);
292f3e74d0aSRainer Boschung #endif
293877bfe37SValentin Longchamp 
294877bfe37SValentin Longchamp #define CONFIG_KM_IVM_BUS		1	/* I2C1 (Mux-Port 1)*/
295877bfe37SValentin Longchamp 
296877bfe37SValentin Longchamp /*
297877bfe37SValentin Longchamp  * eSPI - Enhanced SPI
298877bfe37SValentin Longchamp  */
299877bfe37SValentin Longchamp #define CONFIG_FSL_ESPI
300877bfe37SValentin Longchamp #define CONFIG_SPI_FLASH
301877bfe37SValentin Longchamp #define CONFIG_SPI_FLASH_BAR	/* 4 byte-addressing */
302877bfe37SValentin Longchamp #define CONFIG_SPI_FLASH_STMICRO
30347c1180cSValentin Longchamp #define CONFIG_SPI_FLASH_SPANSION
304877bfe37SValentin Longchamp #define CONFIG_CMD_SF
305877bfe37SValentin Longchamp #define CONFIG_SF_DEFAULT_SPEED         20000000
306877bfe37SValentin Longchamp #define CONFIG_SF_DEFAULT_MODE          0
307877bfe37SValentin Longchamp 
308877bfe37SValentin Longchamp /*
309877bfe37SValentin Longchamp  * General PCI
310877bfe37SValentin Longchamp  * Memory space is mapped 1-1, but I/O space must start from 0.
311877bfe37SValentin Longchamp  */
312877bfe37SValentin Longchamp 
313877bfe37SValentin Longchamp /* controller 1, direct to uli, tgtid 3, Base address 20000 */
314877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
315877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
316877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
317877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
318877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
319877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
320877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
321877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
322877bfe37SValentin Longchamp 
323877bfe37SValentin Longchamp /* controller 3, Slot 1, tgtid 1, Base address 202000 */
324877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_MEM_VIRT	0xa0000000
325877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_MEM_BUS	0xe0000000
326877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_MEM_PHYS	0xc20000000ull
327877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_MEM_SIZE	0x20000000	/* 512M */
328877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_IO_VIRT	0xf8010000
329877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_IO_BUS		0x00000000
330877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_IO_PHYS	0xff8010000ull
331877bfe37SValentin Longchamp #define CONFIG_SYS_PCIE3_IO_SIZE	0x00010000	/* 64k */
332877bfe37SValentin Longchamp 
333877bfe37SValentin Longchamp /* Qman/Bman */
334877bfe37SValentin Longchamp #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
335877bfe37SValentin Longchamp #define CONFIG_SYS_BMAN_NUM_PORTALS	10
336877bfe37SValentin Longchamp #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
337877bfe37SValentin Longchamp #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
338877bfe37SValentin Longchamp #define CONFIG_SYS_BMAN_MEM_SIZE	0x00200000
339877bfe37SValentin Longchamp #define CONFIG_SYS_QMAN_NUM_PORTALS	10
340877bfe37SValentin Longchamp #define CONFIG_SYS_QMAN_MEM_BASE	0xf4200000
341877bfe37SValentin Longchamp #define CONFIG_SYS_QMAN_MEM_PHYS	0xff4200000ull
342877bfe37SValentin Longchamp #define CONFIG_SYS_QMAN_MEM_SIZE	0x00200000
343877bfe37SValentin Longchamp 
344877bfe37SValentin Longchamp #define CONFIG_SYS_DPAA_FMAN
345877bfe37SValentin Longchamp #define CONFIG_SYS_DPAA_PME
346877bfe37SValentin Longchamp /* Default address of microcode for the Linux Fman driver
347877bfe37SValentin Longchamp  * env is stored at 0x100000, sector size is 0x10000, x2 (redundant)
348877bfe37SValentin Longchamp  * ucode is stored after env, so we got 0x120000.
349877bfe37SValentin Longchamp  */
350877bfe37SValentin Longchamp #define CONFIG_SYS_QE_FW_IN_SPIFLASH
351dcf1d774SZhao Qiang #define CONFIG_SYS_FMAN_FW_ADDR	0x120000
352877bfe37SValentin Longchamp #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
353877bfe37SValentin Longchamp #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
354877bfe37SValentin Longchamp 
355877bfe37SValentin Longchamp #define CONFIG_FMAN_ENET
356877bfe37SValentin Longchamp #define CONFIG_PHYLIB_10G
357877bfe37SValentin Longchamp #define CONFIG_PHY_MARVELL		/* there is a marvell phy */
358877bfe37SValentin Longchamp 
359877bfe37SValentin Longchamp #define CONFIG_PCI_INDIRECT_BRIDGE
360877bfe37SValentin Longchamp #define CONFIG_PCI_PNP			/* do pci plug-and-play */
361877bfe37SValentin Longchamp #define CONFIG_E1000
362877bfe37SValentin Longchamp 
363877bfe37SValentin Longchamp #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
364877bfe37SValentin Longchamp #define CONFIG_DOS_PARTITION
365877bfe37SValentin Longchamp 
366877bfe37SValentin Longchamp /* RGMII (FM1@DTESC5) is used as debug itf, it's the only one configured */
367877bfe37SValentin Longchamp #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR	0x11
368877bfe37SValentin Longchamp #define CONFIG_SYS_TBIPA_VALUE	8
369877bfe37SValentin Longchamp #define CONFIG_PHYLIB		/* recommended PHY management */
370877bfe37SValentin Longchamp #define CONFIG_ETHPRIME		"FM1@DTSEC5"
371877bfe37SValentin Longchamp #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
372877bfe37SValentin Longchamp 
373877bfe37SValentin Longchamp /*
374877bfe37SValentin Longchamp  * Environment
375877bfe37SValentin Longchamp  */
376877bfe37SValentin Longchamp #define CONFIG_LOADS_ECHO		/* echo on for serial download */
377877bfe37SValentin Longchamp #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
378877bfe37SValentin Longchamp 
379877bfe37SValentin Longchamp /*
380*88ac6ffaSBoschung, Rainer  * Hardware Watchdog
381*88ac6ffaSBoschung, Rainer  */
382*88ac6ffaSBoschung, Rainer #define CONFIG_WATCHDOG			/* enable CPU watchdog */
383*88ac6ffaSBoschung, Rainer #define CONFIG_WATCHDOG_PRESC 34	/* wdog prescaler 2^(64-34) (~10min) */
384*88ac6ffaSBoschung, Rainer #define CONFIG_WATCHDOG_RC WRC_CHIP	/* reset chip on watchdog event */
385*88ac6ffaSBoschung, Rainer 
386*88ac6ffaSBoschung, Rainer 
387*88ac6ffaSBoschung, Rainer /*
388877bfe37SValentin Longchamp  * additionnal command line configuration.
389877bfe37SValentin Longchamp  */
390877bfe37SValentin Longchamp #define CONFIG_CMD_PCI
391877bfe37SValentin Longchamp #define CONFIG_CMD_NET
392522641a7SValentin Longchamp #define CONFIG_CMD_ERRATA
393877bfe37SValentin Longchamp 
394877bfe37SValentin Longchamp /* we don't need flash support */
395877bfe37SValentin Longchamp #define CONFIG_SYS_NO_FLASH
396877bfe37SValentin Longchamp #undef CONFIG_CMD_IMLS
397877bfe37SValentin Longchamp #undef CONFIG_CMD_FLASH
398877bfe37SValentin Longchamp #undef CONFIG_FLASH_CFI_MTD
399877bfe37SValentin Longchamp #undef CONFIG_JFFS2_CMDLINE
400877bfe37SValentin Longchamp 
401877bfe37SValentin Longchamp /*
402877bfe37SValentin Longchamp  * For booting Linux, the board info and command line data
403877bfe37SValentin Longchamp  * have to be in the first 64 MB of memory, since this is
404877bfe37SValentin Longchamp  * the maximum mapped by the Linux kernel during initialization.
405877bfe37SValentin Longchamp  */
406877bfe37SValentin Longchamp #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial Memory for Linux */
407877bfe37SValentin Longchamp #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
408877bfe37SValentin Longchamp 
409877bfe37SValentin Longchamp #ifdef CONFIG_CMD_KGDB
410877bfe37SValentin Longchamp #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
411877bfe37SValentin Longchamp #endif
412877bfe37SValentin Longchamp 
413877bfe37SValentin Longchamp #define __USB_PHY_TYPE	utmi
414877bfe37SValentin Longchamp 
415877bfe37SValentin Longchamp /*
416877bfe37SValentin Longchamp  * Environment Configuration
417877bfe37SValentin Longchamp  */
418877bfe37SValentin Longchamp #define CONFIG_ENV_OVERWRITE
419877bfe37SValentin Longchamp #ifndef CONFIG_KM_DEF_ENV		/* if not set by keymile-common.h */
420877bfe37SValentin Longchamp #define CONFIG_KM_DEF_ENV "km-common=empty\0"
421877bfe37SValentin Longchamp #endif
422877bfe37SValentin Longchamp 
423877bfe37SValentin Longchamp #ifndef MTDIDS_DEFAULT
424877bfe37SValentin Longchamp # define MTDIDS_DEFAULT		"nand0=fsl_elbc_nand"
425877bfe37SValentin Longchamp #endif /* MTDIDS_DEFAULT */
426877bfe37SValentin Longchamp 
427877bfe37SValentin Longchamp #ifndef MTDPARTS_DEFAULT
428877bfe37SValentin Longchamp # define MTDPARTS_DEFAULT	"mtdparts="			\
429877bfe37SValentin Longchamp 	"fsl_elbc_nand:"						\
430877bfe37SValentin Longchamp 		"-(" CONFIG_KM_UBI_PARTITION_NAME_BOOT ");"
431877bfe37SValentin Longchamp #endif /* MTDPARTS_DEFAULT */
432877bfe37SValentin Longchamp 
433877bfe37SValentin Longchamp /* architecture specific default bootargs */
434877bfe37SValentin Longchamp #define CONFIG_KM_DEF_BOOT_ARGS_CPU		""
435877bfe37SValentin Longchamp 
436877bfe37SValentin Longchamp /* FIXME: FDT_ADDR is unspecified */
437877bfe37SValentin Longchamp #define CONFIG_KM_DEF_ENV_CPU						\
438877bfe37SValentin Longchamp 	"boot=bootm ${load_addr_r} - ${fdt_addr_r}\0"			\
439877bfe37SValentin Longchamp 	"cramfsloadfdt="						\
440877bfe37SValentin Longchamp 		"cramfsload ${fdt_addr_r} "				\
441877bfe37SValentin Longchamp 		"fdt_0x${IVM_BoardId}_0x${IVM_HWKey}.dtb\0"		\
442877bfe37SValentin Longchamp 	"fdt_addr_r=" __stringify(CONFIG_KM_FDT_ADDR) "\0"		\
443877bfe37SValentin Longchamp 	"u-boot="__stringify(CONFIG_HOSTNAME) "/u-boot.pbl\0"		\
444877bfe37SValentin Longchamp 	"update="							\
445877bfe37SValentin Longchamp 		"sf probe 0;sf erase 0 +${filesize};"			\
446877bfe37SValentin Longchamp 		"sf write ${load_addr_r} 0 ${filesize};\0"		\
447b1c2a7aeSGerlando Falauto 	"set_fdthigh=true\0"						\
448877bfe37SValentin Longchamp 	""
449877bfe37SValentin Longchamp 
450877bfe37SValentin Longchamp #define CONFIG_HW_ENV_SETTINGS						\
451877bfe37SValentin Longchamp 	"hwconfig=fsl_ddr:ctlr_intlv=cacheline\0"			\
452877bfe37SValentin Longchamp 	"usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"		\
453877bfe37SValentin Longchamp 	"usb_dr_mode=host\0"
454877bfe37SValentin Longchamp 
455877bfe37SValentin Longchamp #define CONFIG_KM_NEW_ENV						\
456877bfe37SValentin Longchamp 	"newenv=sf probe 0;"						\
457877bfe37SValentin Longchamp 		"sf erase " __stringify(CONFIG_ENV_OFFSET) " "		\
458877bfe37SValentin Longchamp 		__stringify(CONFIG_ENV_TOTAL_SIZE)"\0"
459877bfe37SValentin Longchamp 
460877bfe37SValentin Longchamp /* ppc_82xx is the equivalent to ppc_6xx, the generic ppc toolchain */
461877bfe37SValentin Longchamp #ifndef CONFIG_KM_DEF_ARCH
462877bfe37SValentin Longchamp #define CONFIG_KM_DEF_ARCH	"arch=ppc_82xx\0"
463877bfe37SValentin Longchamp #endif
464877bfe37SValentin Longchamp 
465877bfe37SValentin Longchamp #define CONFIG_EXTRA_ENV_SETTINGS					\
466877bfe37SValentin Longchamp 	CONFIG_KM_DEF_ENV						\
467877bfe37SValentin Longchamp 	CONFIG_KM_DEF_ARCH						\
468877bfe37SValentin Longchamp 	CONFIG_KM_NEW_ENV						\
469877bfe37SValentin Longchamp 	CONFIG_HW_ENV_SETTINGS						\
470877bfe37SValentin Longchamp 	"EEprom_ivm=pca9547:70:9\0"					\
471877bfe37SValentin Longchamp 	""
472877bfe37SValentin Longchamp 
473877bfe37SValentin Longchamp #endif /* _CONFIG_KMP204X_H */
474