1264eaa0eSValentin Longchamp /* 2264eaa0eSValentin Longchamp * (C) Copyright 2009 3264eaa0eSValentin Longchamp * Marvell Semiconductor <www.marvell.com> 4264eaa0eSValentin Longchamp * Prafulla Wadaskar <prafulla@marvell.com> 5264eaa0eSValentin Longchamp * 6264eaa0eSValentin Longchamp * (C) Copyright 2009 7264eaa0eSValentin Longchamp * Stefan Roese, DENX Software Engineering, sr@denx.de. 8264eaa0eSValentin Longchamp * 9264eaa0eSValentin Longchamp * (C) Copyright 2010-2011 10264eaa0eSValentin Longchamp * Heiko Schocher, DENX Software Engineering, hs@denx.de. 11264eaa0eSValentin Longchamp * 121a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 13264eaa0eSValentin Longchamp */ 14264eaa0eSValentin Longchamp 15264eaa0eSValentin Longchamp /* 16264eaa0eSValentin Longchamp * for linking errors see 17264eaa0eSValentin Longchamp * http://lists.denx.de/pipermail/u-boot/2009-July/057350.html 18264eaa0eSValentin Longchamp */ 19264eaa0eSValentin Longchamp 20264eaa0eSValentin Longchamp #ifndef _CONFIG_KM_ARM_H 21264eaa0eSValentin Longchamp #define _CONFIG_KM_ARM_H 22264eaa0eSValentin Longchamp 23264eaa0eSValentin Longchamp /* 24264eaa0eSValentin Longchamp * High Level Configuration Options (easy to change) 25264eaa0eSValentin Longchamp */ 26264eaa0eSValentin Longchamp #define CONFIG_MARVELL 27264eaa0eSValentin Longchamp #define CONFIG_FEROCEON_88FR131 /* CPU Core subversion */ 28264eaa0eSValentin Longchamp #define CONFIG_KW88F6281 /* SOC Name */ 29264eaa0eSValentin Longchamp #define CONFIG_MACH_KM_KIRKWOOD /* Machine type */ 30264eaa0eSValentin Longchamp 318620ca2aSValentin Longchamp #define CONFIG_MACH_TYPE MACH_TYPE_KM_KIRKWOOD 328620ca2aSValentin Longchamp 33dfeafde4SHolger Brunck #define CONFIG_NAND_ECC_BCH 34dfeafde4SHolger Brunck #define CONFIG_BCH 35dfeafde4SHolger Brunck 36264eaa0eSValentin Longchamp /* include common defines/options for all Keymile boards */ 37264eaa0eSValentin Longchamp #include "keymile-common.h" 38264eaa0eSValentin Longchamp 39b5befd82SHolger Brunck #define CONFIG_CMD_NAND 40b5befd82SHolger Brunck 41f46b4a1aSValentin Longchamp /* SPI NOR Flash default params, used by sf commands */ 42f46b4a1aSValentin Longchamp #define CONFIG_SF_DEFAULT_SPEED 8100000 43f46b4a1aSValentin Longchamp #define CONFIG_SF_DEFAULT_MODE SPI_MODE_3 44f46b4a1aSValentin Longchamp 458170aefcSHolger Brunck #if defined CONFIG_KM_ENV_IS_IN_SPI_NOR 468170aefcSHolger Brunck #define CONFIG_ENV_SPI_BUS 0 478170aefcSHolger Brunck #define CONFIG_ENV_SPI_CS 0 4805c8e81fSValentin Longchamp #define CONFIG_ENV_SPI_MAX_HZ 8100000 498170aefcSHolger Brunck #define CONFIG_ENV_SPI_MODE SPI_MODE_3 508170aefcSHolger Brunck #endif 518170aefcSHolger Brunck 52ac5b00e0SValentin Longchamp /* Reserve 4 MB for malloc */ 53ac5b00e0SValentin Longchamp #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) 54ac5b00e0SValentin Longchamp 55b5befd82SHolger Brunck #include "asm/arch/config.h" 56b5befd82SHolger Brunck 57e5847b77SValentin Longchamp #define CONFIG_SYS_TEXT_BASE 0x07d00000 /* code address before reloc */ 58264eaa0eSValentin Longchamp #define CONFIG_SYS_MEMTEST_START 0x00400000 /* 4M */ 59264eaa0eSValentin Longchamp #define CONFIG_SYS_MEMTEST_END 0x007fffff /*(_8M -1) */ 60264eaa0eSValentin Longchamp #define CONFIG_SYS_LOAD_ADDR 0x00800000 /* default load adr- 8M */ 61264eaa0eSValentin Longchamp 62264eaa0eSValentin Longchamp /* pseudo-non volatile RAM [hex] */ 63264eaa0eSValentin Longchamp #define CONFIG_KM_PNVRAM 0x80000 64264eaa0eSValentin Longchamp /* physical RAM MTD size [hex] */ 65264eaa0eSValentin Longchamp #define CONFIG_KM_PHRAM 0x17F000 66264eaa0eSValentin Longchamp 67264eaa0eSValentin Longchamp #define CONFIG_KM_CRAMFS_ADDR 0x2400000 687b2268b8SGerlando Falauto #define CONFIG_KM_KERNEL_ADDR 0x2000000 /* 3098KBytes */ 697b2268b8SGerlando Falauto #define CONFIG_KM_FDT_ADDR 0x23E0000 /* 128KBytes */ 70264eaa0eSValentin Longchamp 71db0bb572SHolger Brunck /* architecture specific default bootargs */ 72db0bb572SHolger Brunck #define CONFIG_KM_DEF_BOOT_ARGS_CPU \ 7366072a8cSHolger Brunck "bootcountaddr=${bootcountaddr} ${mtdparts}" \ 7466072a8cSHolger Brunck " boardid=0x${IVM_BoardId} hwkey=0x${IVM_HWKey}" 75db0bb572SHolger Brunck 76264eaa0eSValentin Longchamp #define CONFIG_KM_DEF_ENV_CPU \ 7793ea89f0SMarek Vasut "u-boot="__stringify(CONFIG_HOSTNAME) "/u-boot.kwb\0" \ 78af85f085SHolger Brunck CONFIG_KM_UPDATE_UBOOT \ 79b1c2a7aeSGerlando Falauto "set_fdthigh=setenv fdt_high ${kernelmem}\0" \ 80c6d32dfdSValentin Longchamp "checkfdt=" \ 81c6d32dfdSValentin Longchamp "if cramfsls fdt_0x${IVM_BoardId}_0x${IVM_HWKey}.dtb; " \ 82c6d32dfdSValentin Longchamp "then true; else setenv cramfsloadfdt true; " \ 83c6d32dfdSValentin Longchamp "setenv boot bootm ${load_addr_r}; " \ 84c6d32dfdSValentin Longchamp "echo No FDT found, booting with the kernel " \ 85c6d32dfdSValentin Longchamp "appended one; fi\0" \ 86264eaa0eSValentin Longchamp "" 87264eaa0eSValentin Longchamp 88264eaa0eSValentin Longchamp #define CONFIG_SKIP_LOWLEVEL_INIT /* disable board lowlevel_init */ 89264eaa0eSValentin Longchamp #define CONFIG_MISC_INIT_R 90264eaa0eSValentin Longchamp 91264eaa0eSValentin Longchamp /* 92264eaa0eSValentin Longchamp * NS16550 Configuration 93264eaa0eSValentin Longchamp */ 94264eaa0eSValentin Longchamp #define CONFIG_SYS_NS16550_SERIAL 95264eaa0eSValentin Longchamp #define CONFIG_SYS_NS16550_REG_SIZE (-4) 96264eaa0eSValentin Longchamp #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK 97264eaa0eSValentin Longchamp #define CONFIG_SYS_NS16550_COM1 KW_UART0_BASE 983d3c7096SHolger Brunck #define CONFIG_SYS_NS16550_COM2 KW_UART1_BASE 99264eaa0eSValentin Longchamp 100264eaa0eSValentin Longchamp /* 101264eaa0eSValentin Longchamp * Serial Port configuration 102264eaa0eSValentin Longchamp * The following definitions let you select what serial you want to use 103264eaa0eSValentin Longchamp * for your console driver. 104264eaa0eSValentin Longchamp */ 105264eaa0eSValentin Longchamp 106264eaa0eSValentin Longchamp #define CONFIG_CONS_INDEX 1 /* Console on UART0 */ 107264eaa0eSValentin Longchamp 108264eaa0eSValentin Longchamp /* 109264eaa0eSValentin Longchamp * For booting Linux, the board info and command line data 110264eaa0eSValentin Longchamp * have to be in the first 8 MB of memory, since this is 111264eaa0eSValentin Longchamp * the maximum mapped by the Linux kernel during initialization. 112264eaa0eSValentin Longchamp */ 113264eaa0eSValentin Longchamp #define CONFIG_BOOTMAPSZ (8 << 20) /* Initial Memmap for Linux */ 114264eaa0eSValentin Longchamp #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 115264eaa0eSValentin Longchamp #define CONFIG_INITRD_TAG /* enable INITRD tag */ 116264eaa0eSValentin Longchamp #define CONFIG_SETUP_MEMORY_TAGS /* enable memory tag */ 117264eaa0eSValentin Longchamp 118264eaa0eSValentin Longchamp /* 119264eaa0eSValentin Longchamp * Commands configuration 120264eaa0eSValentin Longchamp */ 121264eaa0eSValentin Longchamp #define CONFIG_CMD_MTDPARTS 122264eaa0eSValentin Longchamp 123264eaa0eSValentin Longchamp /* 124264eaa0eSValentin Longchamp * NAND Flash configuration 125264eaa0eSValentin Longchamp */ 126264eaa0eSValentin Longchamp #define CONFIG_SYS_MAX_NAND_DEVICE 1 127264eaa0eSValentin Longchamp 128264eaa0eSValentin Longchamp #define BOOTFLASH_START 0x0 129264eaa0eSValentin Longchamp 1303d3c7096SHolger Brunck /* Kirkwood has two serial IF */ 1313d3c7096SHolger Brunck #if (CONFIG_CONS_INDEX == 2) 1323d3c7096SHolger Brunck #define CONFIG_KM_CONSOLE_TTY "ttyS1" 1333d3c7096SHolger Brunck #else 134264eaa0eSValentin Longchamp #define CONFIG_KM_CONSOLE_TTY "ttyS0" 1353d3c7096SHolger Brunck #endif 136264eaa0eSValentin Longchamp 137264eaa0eSValentin Longchamp /* 138264eaa0eSValentin Longchamp * Other required minimal configurations 139264eaa0eSValentin Longchamp */ 140264eaa0eSValentin Longchamp #define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */ 141264eaa0eSValentin Longchamp #define CONFIG_NR_DRAM_BANKS 4 142264eaa0eSValentin Longchamp #define CONFIG_SYS_RESET_ADDRESS 0xffff0000 /* Rst Vector Adr */ 143264eaa0eSValentin Longchamp 144264eaa0eSValentin Longchamp /* 145264eaa0eSValentin Longchamp * Ethernet Driver configuration 146264eaa0eSValentin Longchamp */ 147264eaa0eSValentin Longchamp #define CONFIG_NETCONSOLE /* include NetConsole support */ 148264eaa0eSValentin Longchamp #define CONFIG_MII /* expose smi ove miiphy interface */ 149264eaa0eSValentin Longchamp #define CONFIG_MVGBE /* Enable Marvell Gbe Controller Driver */ 150264eaa0eSValentin Longchamp #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */ 151264eaa0eSValentin Longchamp #define CONFIG_MVGBE_PORTS {1, 0} /* enable port 0 only */ 152264eaa0eSValentin Longchamp #define CONFIG_PHY_BASE_ADR 0 153264eaa0eSValentin Longchamp #define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */ 15499f6249aSValentin Longchamp #define CONFIG_KM_COMMON_ETH_INIT /* standard km ethernet_present for piggy */ 155264eaa0eSValentin Longchamp 156264eaa0eSValentin Longchamp /* 157264eaa0eSValentin Longchamp * UBI related stuff 158264eaa0eSValentin Longchamp */ 159264eaa0eSValentin Longchamp #define CONFIG_SYS_USE_UBI 160264eaa0eSValentin Longchamp 161264eaa0eSValentin Longchamp /* 162264eaa0eSValentin Longchamp * I2C related stuff 163264eaa0eSValentin Longchamp */ 164ea818dbbSHeiko Schocher #undef CONFIG_I2C_MVTWSI 165ea818dbbSHeiko Schocher #define CONFIG_SYS_I2C 166ea818dbbSHeiko Schocher #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */ 1670a4f88b9SValentin Longchamp #define CONFIG_SYS_I2C_INIT_BOARD 168ea818dbbSHeiko Schocher 169264eaa0eSValentin Longchamp #define CONFIG_KIRKWOOD_GPIO /* Enable GPIO Support */ 170ea818dbbSHeiko Schocher #define CONFIG_SYS_NUM_I2C_BUSES 6 171ea818dbbSHeiko Schocher #define CONFIG_SYS_I2C_MAX_HOPS 1 172ea818dbbSHeiko Schocher #define CONFIG_SYS_I2C_BUSES { {0, {I2C_NULL_HOP} }, \ 173ea818dbbSHeiko Schocher {0, {{I2C_MUX_PCA9547, 0x70, 1} } }, \ 174ea818dbbSHeiko Schocher {0, {{I2C_MUX_PCA9547, 0x70, 2} } }, \ 175ea818dbbSHeiko Schocher {0, {{I2C_MUX_PCA9547, 0x70, 3} } }, \ 176ea818dbbSHeiko Schocher {0, {{I2C_MUX_PCA9547, 0x70, 4} } }, \ 177ea818dbbSHeiko Schocher {0, {{I2C_MUX_PCA9547, 0x70, 5} } }, \ 178ea818dbbSHeiko Schocher } 179ea818dbbSHeiko Schocher 180264eaa0eSValentin Longchamp #ifndef __ASSEMBLY__ 181ea385723SMasahiro Yamada #include <asm/arch/gpio.h> 182264eaa0eSValentin Longchamp extern void __set_direction(unsigned pin, int high); 183264eaa0eSValentin Longchamp void set_sda(int state); 184264eaa0eSValentin Longchamp void set_scl(int state); 185264eaa0eSValentin Longchamp int get_sda(void); 186264eaa0eSValentin Longchamp int get_scl(void); 187264eaa0eSValentin Longchamp #define KM_KIRKWOOD_SDA_PIN 8 188264eaa0eSValentin Longchamp #define KM_KIRKWOOD_SCL_PIN 9 189c471d848SHolger Brunck #define KM_KIRKWOOD_SOFT_I2C_GPIOS 0x0300 190264eaa0eSValentin Longchamp #define KM_KIRKWOOD_ENV_WP 38 191264eaa0eSValentin Longchamp 192264eaa0eSValentin Longchamp #define I2C_ACTIVE __set_direction(KM_KIRKWOOD_SDA_PIN, 0) 193264eaa0eSValentin Longchamp #define I2C_TRISTATE __set_direction(KM_KIRKWOOD_SDA_PIN, 1) 194264eaa0eSValentin Longchamp #define I2C_READ (kw_gpio_get_value(KM_KIRKWOOD_SDA_PIN) ? 1 : 0) 195264eaa0eSValentin Longchamp #define I2C_SDA(bit) kw_gpio_set_value(KM_KIRKWOOD_SDA_PIN, bit) 196264eaa0eSValentin Longchamp #define I2C_SCL(bit) kw_gpio_set_value(KM_KIRKWOOD_SCL_PIN, bit) 197264eaa0eSValentin Longchamp #endif 198264eaa0eSValentin Longchamp 1999e9c6d7cSHolger Brunck #define I2C_DELAY udelay(1) 200264eaa0eSValentin Longchamp #define I2C_SOFT_DECLARATIONS 201264eaa0eSValentin Longchamp 202ea818dbbSHeiko Schocher #define CONFIG_SYS_I2C_SOFT_SLAVE 0x0 203ea818dbbSHeiko Schocher #define CONFIG_SYS_I2C_SOFT_SPEED 100000 204264eaa0eSValentin Longchamp 2054daea6ffSStefan Bigler /* EEprom support 24C128, 24C256 valid for environment eeprom */ 2064daea6ffSStefan Bigler #define CONFIG_SYS_EEPROM_PAGE_WRITE_ENABLE 2074daea6ffSStefan Bigler #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 Byte write page */ 2084daea6ffSStefan Bigler #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 2094daea6ffSStefan Bigler 210264eaa0eSValentin Longchamp #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 211264eaa0eSValentin Longchamp #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 212264eaa0eSValentin Longchamp 213264eaa0eSValentin Longchamp /* 214264eaa0eSValentin Longchamp * Environment variables configurations 215264eaa0eSValentin Longchamp */ 2168170aefcSHolger Brunck #if defined CONFIG_KM_ENV_IS_IN_SPI_NOR 2178170aefcSHolger Brunck #define CONFIG_ENV_IS_IN_SPI_FLASH /* use SPI-Flash for environment vars */ 2188170aefcSHolger Brunck #define CONFIG_ENV_OFFSET 0xc0000 /* no bracets! */ 2198170aefcSHolger Brunck #define CONFIG_ENV_SIZE 0x02000 /* Size of Environment */ 2208170aefcSHolger Brunck #define CONFIG_ENV_SECT_SIZE 0x10000 2218170aefcSHolger Brunck #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \ 2228170aefcSHolger Brunck CONFIG_ENV_SECT_SIZE) 2238170aefcSHolger Brunck #define CONFIG_ENV_TOTAL_SIZE 0x20000 /* no bracets! */ 2248170aefcSHolger Brunck #else 225264eaa0eSValentin Longchamp #define CONFIG_ENV_IS_IN_EEPROM /* use EEPROM for environment vars */ 226264eaa0eSValentin Longchamp #define CONFIG_SYS_DEF_EEPROM_ADDR 0x50 227264eaa0eSValentin Longchamp #define CONFIG_ENV_EEPROM_IS_ON_I2C 228264eaa0eSValentin Longchamp #define CONFIG_SYS_EEPROM_WREN 229264eaa0eSValentin Longchamp #define CONFIG_ENV_OFFSET 0x0 /* no bracets! */ 230264eaa0eSValentin Longchamp #define CONFIG_ENV_SIZE (0x2000 - CONFIG_ENV_OFFSET) 231716e4ffeSValentin Longchamp #define CONFIG_I2C_ENV_EEPROM_BUS 5 /* I2C2 (Mux-Port 5) */ 232264eaa0eSValentin Longchamp #define CONFIG_ENV_OFFSET_REDUND 0x2000 /* no bracets! */ 233264eaa0eSValentin Longchamp #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 2348170aefcSHolger Brunck #endif 2358170aefcSHolger Brunck 2368170aefcSHolger Brunck #define CONFIG_SYS_REDUNDAND_ENVIRONMENT 237264eaa0eSValentin Longchamp 238264eaa0eSValentin Longchamp 2390c25defcSValentin Longchamp /* SPI bus claim MPP configuration */ 2400c25defcSValentin Longchamp #define CONFIG_SYS_KW_SPI_MPP 0x0 2410c25defcSValentin Longchamp 242264eaa0eSValentin Longchamp #define FLASH_GPIO_PIN 0x00010000 2430c25defcSValentin Longchamp #define KM_FLASH_GPIO_PIN 16 244264eaa0eSValentin Longchamp 245cf73639dSAndreas Huber #ifndef MTDIDS_DEFAULT 246264eaa0eSValentin Longchamp # define MTDIDS_DEFAULT "nand0=orion_nand" 247cf73639dSAndreas Huber #endif /* MTDIDS_DEFAULT */ 248cf73639dSAndreas Huber 249cf73639dSAndreas Huber #ifndef MTDPARTS_DEFAULT 250264eaa0eSValentin Longchamp # define MTDPARTS_DEFAULT "mtdparts=" \ 251264eaa0eSValentin Longchamp "orion_nand:" \ 252cf73639dSAndreas Huber "-(" CONFIG_KM_UBI_PARTITION_NAME_BOOT ");" 253cf73639dSAndreas Huber #endif /* MTDPARTS_DEFAULT */ 254264eaa0eSValentin Longchamp 255af85f085SHolger Brunck #define CONFIG_KM_UPDATE_UBOOT \ 256264eaa0eSValentin Longchamp "update=" \ 2570c25defcSValentin Longchamp "sf probe 0;sf erase 0 +${filesize};" \ 2580c25defcSValentin Longchamp "sf write ${load_addr_r} 0 ${filesize};\0" 259264eaa0eSValentin Longchamp 2608170aefcSHolger Brunck #if defined CONFIG_KM_ENV_IS_IN_SPI_NOR 2618170aefcSHolger Brunck #define CONFIG_KM_NEW_ENV \ 2628170aefcSHolger Brunck "newenv=sf probe 0;" \ 26393ea89f0SMarek Vasut "sf erase " __stringify(CONFIG_ENV_OFFSET) " " \ 26493ea89f0SMarek Vasut __stringify(CONFIG_ENV_TOTAL_SIZE)"\0" 2658170aefcSHolger Brunck #else 2668170aefcSHolger Brunck #define CONFIG_KM_NEW_ENV \ 267ea616d4dSValentin Longchamp "newenv=setenv addr 0x100000 && " \ 26867bfae36SHolger Brunck "i2c dev " __stringify(CONFIG_I2C_ENV_EEPROM_BUS) "; " \ 26967bfae36SHolger Brunck "mw.b ${addr} 0 4 && " \ 27093ea89f0SMarek Vasut "eeprom write " __stringify(CONFIG_SYS_DEF_EEPROM_ADDR) \ 27193ea89f0SMarek Vasut " ${addr} " __stringify(CONFIG_ENV_OFFSET) " 4 && " \ 27293ea89f0SMarek Vasut "eeprom write " __stringify(CONFIG_SYS_DEF_EEPROM_ADDR) \ 27393ea89f0SMarek Vasut " ${addr} " __stringify(CONFIG_ENV_OFFSET_REDUND) " 4\0" 2748170aefcSHolger Brunck #endif 2758170aefcSHolger Brunck 27656cde177SHolger Brunck #ifndef CONFIG_KM_BOARD_EXTRA_ENV 27756cde177SHolger Brunck #define CONFIG_KM_BOARD_EXTRA_ENV "" 27856cde177SHolger Brunck #endif 27956cde177SHolger Brunck 2808170aefcSHolger Brunck /* 2818170aefcSHolger Brunck * Default environment variables 2828170aefcSHolger Brunck */ 2838170aefcSHolger Brunck #define CONFIG_EXTRA_ENV_SETTINGS \ 28456cde177SHolger Brunck CONFIG_KM_BOARD_EXTRA_ENV \ 2858170aefcSHolger Brunck CONFIG_KM_DEF_ENV \ 2868170aefcSHolger Brunck CONFIG_KM_NEW_ENV \ 287b648bfc2SHolger Brunck "arch=arm\0" \ 288ea616d4dSValentin Longchamp "" 289ea616d4dSValentin Longchamp 290*e856bdcfSMasahiro Yamada #if !defined(CONFIG_MTD_NOR_FLASH) 291264eaa0eSValentin Longchamp #undef CONFIG_FLASH_CFI_MTD 292264eaa0eSValentin Longchamp #undef CONFIG_JFFS2_CMDLINE 293264eaa0eSValentin Longchamp #endif 294264eaa0eSValentin Longchamp 295264eaa0eSValentin Longchamp /* additions for new relocation code, must be added to all boards */ 296264eaa0eSValentin Longchamp #define CONFIG_SYS_SDRAM_BASE 0x00000000 297264eaa0eSValentin Longchamp /* Do early setups now in board_init_f() */ 298264eaa0eSValentin Longchamp 299264eaa0eSValentin Longchamp /* 300264eaa0eSValentin Longchamp * resereved pram area at the end of memroy [hex] 301264eaa0eSValentin Longchamp * 8Mbytes for switch + 4Kbytes for bootcount 302264eaa0eSValentin Longchamp */ 303264eaa0eSValentin Longchamp #define CONFIG_KM_RESERVED_PRAM 0x801000 304264eaa0eSValentin Longchamp /* address for the bootcount (taken from end of RAM) */ 305264eaa0eSValentin Longchamp #define BOOTCOUNT_ADDR (CONFIG_KM_RESERVED_PRAM) 3060044c42eSStefan Roese /* Use generic bootcount RAM driver */ 3070044c42eSStefan Roese #define CONFIG_BOOTCOUNT_RAM 308264eaa0eSValentin Longchamp 3099400f8faSValentin Longchamp /* enable POST tests */ 3109400f8faSValentin Longchamp #define CONFIG_POST (CONFIG_SYS_POST_MEM_REGIONS) 3119400f8faSValentin Longchamp #define CONFIG_POST_SKIP_ENV_FLAGS 3129400f8faSValentin Longchamp #define CONFIG_POST_EXTERNAL_WORD_FUNCS 3139400f8faSValentin Longchamp #define CONFIG_CMD_DIAG 3149400f8faSValentin Longchamp 315b37f7724SValentin Longchamp /* we do the whole PCIe FPGA config stuff here */ 316b37f7724SValentin Longchamp 317264eaa0eSValentin Longchamp #endif /* _CONFIG_KM_ARM_H */ 318