xref: /rk3399_rockchip-uboot/include/configs/integratorcp.h (revision 74f4304ee717d0f4b3a27e7fd4a64944749b8783)
13d3befa7Swdenk /*
23d3befa7Swdenk  * (C) Copyright 2003
33d3befa7Swdenk  * Texas Instruments.
43d3befa7Swdenk  * Kshitij Gupta <kshitij@ti.com>
53d3befa7Swdenk  * Configuation settings for the TI OMAP Innovator board.
63d3befa7Swdenk  *
73d3befa7Swdenk  * (C) Copyright 2004
83d3befa7Swdenk  * ARM Ltd.
93d3befa7Swdenk  * Philippe Robin, <philippe.robin@arm.com>
103d3befa7Swdenk  * Configuration for Compact Integrator board.
113d3befa7Swdenk  *
123d3befa7Swdenk  * See file CREDITS for list of people who contributed to this
133d3befa7Swdenk  * project.
143d3befa7Swdenk  *
153d3befa7Swdenk  * This program is free software; you can redistribute it and/or
163d3befa7Swdenk  * modify it under the terms of the GNU General Public License as
173d3befa7Swdenk  * published by the Free Software Foundation; either version 2 of
183d3befa7Swdenk  * the License, or (at your option) any later version.
193d3befa7Swdenk  *
203d3befa7Swdenk  * This program is distributed in the hope that it will be useful,
213d3befa7Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
223d3befa7Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
233d3befa7Swdenk  * GNU General Public License for more details.
243d3befa7Swdenk  *
253d3befa7Swdenk  * You should have received a copy of the GNU General Public License
263d3befa7Swdenk  * along with this program; if not, write to the Free Software
273d3befa7Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
283d3befa7Swdenk  * MA 02111-1307 USA
293d3befa7Swdenk  */
303d3befa7Swdenk 
313d3befa7Swdenk #ifndef __CONFIG_H
323d3befa7Swdenk #define __CONFIG_H
333d3befa7Swdenk 
343d3befa7Swdenk /*
353d3befa7Swdenk  * High Level Configuration Options
363d3befa7Swdenk  * (easy to change)
373d3befa7Swdenk  */
383d3befa7Swdenk #define CFG_MEMTEST_START	0x100000
393d3befa7Swdenk #define CFG_MEMTEST_END		0x10000000
40*74f4304eSWolfgang Denk #define CFG_HZ			1000
41*74f4304eSWolfgang Denk #define CFG_HZ_CLOCK		1000000	/* Timer 1 is clocked at 1Mhz */
423d3befa7Swdenk #define CFG_TIMERBASE		0x13000100
433d3befa7Swdenk 
443d3befa7Swdenk #define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs  */
453d3befa7Swdenk #define CONFIG_SETUP_MEMORY_TAGS	1
463d3befa7Swdenk #define CONFIG_MISC_INIT_R		1	/* call misc_init_r during start up */
473d3befa7Swdenk /*
483d3befa7Swdenk  * Size of malloc() pool
493d3befa7Swdenk  */
503d3befa7Swdenk #define CFG_MALLOC_LEN		(CFG_ENV_SIZE + 128*1024)
5142dfe7a1Swdenk #define CFG_GBL_DATA_SIZE	128	/* size in bytes reserved for initial data */
523d3befa7Swdenk 
533d3befa7Swdenk /*
543d3befa7Swdenk  * Hardware drivers
553d3befa7Swdenk  */
563d3befa7Swdenk #define CONFIG_DRIVER_SMC91111
573d3befa7Swdenk #define CONFIG_SMC_USE_32_BIT
583d3befa7Swdenk #define CONFIG_SMC91111_BASE    0xC8000000
593d3befa7Swdenk #undef CONFIG_SMC91111_EXT_PHY
603d3befa7Swdenk 
613d3befa7Swdenk /*
623d3befa7Swdenk  * NS16550 Configuration
633d3befa7Swdenk  */
643d3befa7Swdenk #define CFG_PL011_SERIAL
656705d81eSwdenk #define CONFIG_PL011_CLOCK	14745600
666705d81eSwdenk #define CONFIG_PL01x_PORTS	{ (void *)CFG_SERIAL0, (void *)CFG_SERIAL1 }
673d3befa7Swdenk #define CONFIG_CONS_INDEX	0
683d3befa7Swdenk #define CONFIG_BAUDRATE		38400
693d3befa7Swdenk #define CFG_BAUDRATE_TABLE      { 9600, 19200, 38400, 57600, 115200 }
703d3befa7Swdenk #define CFG_SERIAL0		0x16000000
713d3befa7Swdenk #define CFG_SERIAL1		0x17000000
723d3befa7Swdenk 
735a95f6fbSwdenk /*
745a95f6fbSwdenk #define CONFIG_COMMANDS		(CFG_CMD_DFL | CFG_CMD_PCI)
755a95f6fbSwdenk */
765a95f6fbSwdenk #define CONFIG_COMMANDS		(CFG_CMD_DHCP | CFG_CMD_IMI | CFG_CMD_NET | CFG_CMD_PING | \
775a95f6fbSwdenk 				 CFG_CMD_BDI | CFG_CMD_MEMORY | CFG_CMD_FLASH | CFG_CMD_ENV \
785a95f6fbSwdenk 				)
795a95f6fbSwdenk 
805a95f6fbSwdenk /* #define CONFIG_BOOTP_MASK	CONFIG_BOOTP_DEFAULT */
813d3befa7Swdenk 
823d3befa7Swdenk /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
833d3befa7Swdenk #include <cmd_confdefs.h>
843d3befa7Swdenk 
855a95f6fbSwdenk #if 0
863d3befa7Swdenk #define CONFIG_BOOTDELAY	2
873d3befa7Swdenk #define CONFIG_BOOTARGS	"root=/dev/nfs mem=128M ip=dhcp netdev=27,0,0xfc800000,0xfc800010,eth0"
883d3befa7Swdenk #define CONFIG_BOOTCOMMAND "bootp ; bootm"
895a95f6fbSwdenk #endif
903d3befa7Swdenk 
91*74f4304eSWolfgang Denk /* Flash loaded
92*74f4304eSWolfgang Denk    - U-Boot
93*74f4304eSWolfgang Denk    - u-linux
94*74f4304eSWolfgang Denk    - system.cramfs
95*74f4304eSWolfgang Denk */
96*74f4304eSWolfgang Denk #define CONFIG_BOOTDELAY	2
97*74f4304eSWolfgang Denk #define CONFIG_BOOTARGS	"root=/dev/mtdblock2 mem=128M ip=dhcp netdev=27,0, \
98*74f4304eSWolfgang Denk 0xfc800000,0xfc800010,eth0 video=clcdfb:0"
99*74f4304eSWolfgang Denk #define CONFIG_BOOTCOMMAND "cp 0x24040000 0x7fc0 0x80000; bootm"
100*74f4304eSWolfgang Denk 
1013d3befa7Swdenk /*
1023d3befa7Swdenk  * Miscellaneous configurable options
1033d3befa7Swdenk  */
1043d3befa7Swdenk #define CFG_LONGHELP				/* undef to save memory     */
1053d3befa7Swdenk #define CFG_PROMPT	"Integrator-CP # "	/* Monitor Command Prompt   */
1063d3befa7Swdenk #define CFG_CBSIZE	256			/* Console I/O Buffer Size  */
1073d3befa7Swdenk /* Print Buffer Size */
1083d3befa7Swdenk #define CFG_PBSIZE	(CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
1093d3befa7Swdenk #define CFG_MAXARGS	16			/* max number of command args   */
1103d3befa7Swdenk #define CFG_BARGSIZE	CFG_CBSIZE		/* Boot Argument Buffer Size    */
1113d3befa7Swdenk 
1123d3befa7Swdenk #undef	CFG_CLKS_IN_HZ		/* everything, incl board info, in Hz */
1133d3befa7Swdenk #define CFG_LOAD_ADDR	0x7fc0	/* default load address */
1143d3befa7Swdenk 
1153d3befa7Swdenk /*-----------------------------------------------------------------------
1163d3befa7Swdenk  * Stack sizes
1173d3befa7Swdenk  *
1183d3befa7Swdenk  * The stack sizes are set up in start.S using the settings below
1193d3befa7Swdenk  */
1203d3befa7Swdenk #define CONFIG_STACKSIZE	(128*1024)	/* regular stack */
1213d3befa7Swdenk #ifdef CONFIG_USE_IRQ
1223d3befa7Swdenk #define CONFIG_STACKSIZE_IRQ	(4*1024)	/* IRQ stack */
1233d3befa7Swdenk #define CONFIG_STACKSIZE_FIQ	(4*1024)	/* FIQ stack */
1243d3befa7Swdenk #endif
1253d3befa7Swdenk 
1263d3befa7Swdenk /*-----------------------------------------------------------------------
1273d3befa7Swdenk  * Physical Memory Map
1283d3befa7Swdenk  */
1293d3befa7Swdenk #define CONFIG_NR_DRAM_BANKS    1		/* we have 1 bank of DRAM */
1303d3befa7Swdenk #define PHYS_SDRAM_1            0x00000000	/* SDRAM Bank #1 */
1315a95f6fbSwdenk #define PHYS_SDRAM_1_SIZE       0x08000000	/* 128 MB */
1323d3befa7Swdenk 
1333d3befa7Swdenk /*-----------------------------------------------------------------------
1343d3befa7Swdenk  * FLASH and environment organization
1353d3befa7Swdenk  */
1365a95f6fbSwdenk #define CFG_FLASH_BASE          0x24000000
1375a95f6fbSwdenk #define CFG_MAX_FLASH_SECT 	64
1383d3befa7Swdenk #define CFG_MAX_FLASH_BANKS	1		/* max number of memory banks */
1393d3befa7Swdenk #define PHYS_FLASH_SIZE         0x01000000	/* 16MB */
140*74f4304eSWolfgang Denk #define CFG_FLASH_ERASE_TOUT	(2*CFG_HZ)	/* Timeout for Flash Erase */
141*74f4304eSWolfgang Denk #define CFG_FLASH_WRITE_TOUT	(2*CFG_HZ)	/* Timeout for Flash Write */
1425a95f6fbSwdenk 
1435a95f6fbSwdenk #define CFG_MONITOR_BASE	0x24F40000
1445a95f6fbSwdenk #define CFG_ENV_IS_IN_FLASH
1455a95f6fbSwdenk #define CFG_ENV_ADDR		0x24F00000
1465a95f6fbSwdenk #define CFG_ENV_SECT_SIZE	0x40000		/* 256KB */
1475a95f6fbSwdenk #define CFG_ENV_SIZE		8192		/* 8KB */
1483d3befa7Swdenk 
149*74f4304eSWolfgang Denk /*-----------------------------------------------------------------------
150*74f4304eSWolfgang Denk  * There are various dependencies on the core module (CM) fitted
151*74f4304eSWolfgang Denk  * Users should refer to their CM user guide
152*74f4304eSWolfgang Denk  * - when porting adjust u-boot/Makefile accordingly
153*74f4304eSWolfgang Denk  *   to define the necessary CONFIG_ s for the CM involved
154*74f4304eSWolfgang Denk  * see e.g. integratorcp_CM926EJ-S_config
155*74f4304eSWolfgang Denk  */
156*74f4304eSWolfgang Denk 
157*74f4304eSWolfgang Denk #define CM_BASE		0x10000000
158*74f4304eSWolfgang Denk 
159*74f4304eSWolfgang Denk /* CM registers common to all integrator/CP CMs */
160*74f4304eSWolfgang Denk #define OS_CTRL			0x0000000C
161*74f4304eSWolfgang Denk #define CMMASK_REMAP		0x00000005	/* set remap & led           */
162*74f4304eSWolfgang Denk #define CMMASK_RESET		0x00000008
163*74f4304eSWolfgang Denk #define OS_LOCK	        	0x00000014
164*74f4304eSWolfgang Denk #define CMVAL_LOCK	     	0x0000A000	/* locking value             */
165*74f4304eSWolfgang Denk #define CMMASK_LOCK		0x0000005F	/* locking value             */
166*74f4304eSWolfgang Denk #define CMVAL_UNLOCK		0x00000000	/* any value != CM_LOCKVAL   */
167*74f4304eSWolfgang Denk #define OS_SDRAM		0x00000020
168*74f4304eSWolfgang Denk #define OS_INIT			0x00000024
169*74f4304eSWolfgang Denk #define CMMASK_MAP_SIMPLE	0xFFFDFFFF	/* simple mapping */
170*74f4304eSWolfgang Denk #define CMMASK_TCRAM_DISABLE	0xFFFEFFFF	/* TCRAM disabled */
171*74f4304eSWolfgang Denk #define CMMASK_LOWVEC		0x00000004	/* vectors @ 0x00000000 */
172*74f4304eSWolfgang Denk #if defined (CONFIG_CM10200E) || defined (CONFIG_CM10220E)
173*74f4304eSWolfgang Denk #define CMMASK_INIT_102		0x00000300	/* see CM102xx ref manual
174*74f4304eSWolfgang Denk 						 * - PLL test clock bypassed
175*74f4304eSWolfgang Denk 						 * - bus clock ratio 2
176*74f4304eSWolfgang Denk 						 * - little endian
177*74f4304eSWolfgang Denk 						 * - vectors at zero
178*74f4304eSWolfgang Denk 						 */
179*74f4304eSWolfgang Denk #endif /* CM1022xx */
180*74f4304eSWolfgang Denk 
181*74f4304eSWolfgang Denk #define CMMASK_LE		0x00000008	/* little endian */
182*74f4304eSWolfgang Denk #define CMMASK_CMxx6_COMMON	0x00000100      /* Common value for CMxx6
183*74f4304eSWolfgang Denk 						 * - divisor/ratio b00000001
184*74f4304eSWolfgang Denk 						 *                 bx
185*74f4304eSWolfgang Denk 						 * - HCLKDIV       b000
186*74f4304eSWolfgang Denk 						 *                 bxx
187*74f4304eSWolfgang Denk 						 * - PLL BYPASS    b00
188*74f4304eSWolfgang Denk 						 */
189*74f4304eSWolfgang Denk 
190*74f4304eSWolfgang Denk /* Determine CM characteristics */
191*74f4304eSWolfgang Denk 
192*74f4304eSWolfgang Denk #undef	CONFIG_CM_MULTIPLE_SSRAM
193*74f4304eSWolfgang Denk #undef	CONFIG_CM_SPD_DETECT
194*74f4304eSWolfgang Denk #undef	CONFIG_CM_REMAP
195*74f4304eSWolfgang Denk #undef	CONFIG_CM_INIT
196*74f4304eSWolfgang Denk #undef	CONFIG_CM_TCRAM
197*74f4304eSWolfgang Denk 
198*74f4304eSWolfgang Denk #if defined (CONFIG_CM946E_S) || defined (CONFIG_CM966E_S)
199*74f4304eSWolfgang Denk #define	CONFIG_CM_MULTIPLE_SSRAM	/* CM has multiple SSRAM mapping */
200*74f4304eSWolfgang Denk #endif
201*74f4304eSWolfgang Denk 
202*74f4304eSWolfgang Denk #ifndef	CONFIG_CM922t_XA10
203*74f4304eSWolfgang Denk #define CONFIG_CM_SPD_DETECT			/* CM supports SPD query      */
204*74f4304eSWolfgang Denk #define OS_SPD			0x00000100	/* Address of SPD data        */
205*74f4304eSWolfgang Denk #define CONFIG_CM_REMAP				/* CM supports remapping      */
206*74f4304eSWolfgang Denk #define CONFIG_CM_INIT				/* CM has initialization reg  */
207*74f4304eSWolfgang Denk #endif
208*74f4304eSWolfgang Denk 
209*74f4304eSWolfgang Denk #if defined(CONFIG_CM926EJ_S)   || defined (CONFIG_CM946E_S)	|| \
210*74f4304eSWolfgang Denk     defined(CONFIG_CM966E_S)    || defined (CONFIG_CM1026EJ_S)	|| \
211*74f4304eSWolfgang Denk     defined(CONFIG_CM1136JF_S)
212*74f4304eSWolfgang Denk #define CONFIG_CM_TCRAM				/* CM has TCRAM  */
213*74f4304eSWolfgang Denk #endif
214*74f4304eSWolfgang Denk 
2153d3befa7Swdenk #endif /* __CONFIG_H */
216