xref: /rk3399_rockchip-uboot/include/configs/integratorap.h (revision c53e4b74f71e35bf48da2f93864941a4c4f21adb)
1 /*
2  * (C) Copyright 2003
3  * Texas Instruments.
4  * Kshitij Gupta <kshitij@ti.com>
5  * Configuation settings for the TI OMAP Innovator board.
6  *
7  * (C) Copyright 2004
8  * ARM Ltd.
9  * Philippe Robin, <philippe.robin@arm.com>
10  * Configuration for Integrator AP board.
11  *.
12  * See file CREDITS for list of people who contributed to this
13  * project.
14  *
15  * This program is free software; you can redistribute it and/or
16  * modify it under the terms of the GNU General Public License as
17  * published by the Free Software Foundation; either version 2 of
18  * the License, or (at your option) any later version.
19  *
20  * This program is distributed in the hope that it will be useful,
21  * but WITHOUT ANY WARRANTY; without even the implied warranty of
22  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
23  * GNU General Public License for more details.
24  *
25  * You should have received a copy of the GNU General Public License
26  * along with this program; if not, write to the Free Software
27  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28  * MA 02111-1307 USA
29  */
30 
31 #ifndef __CONFIG_H
32 #define __CONFIG_H
33 /*
34  * High Level Configuration Options
35  * (easy to change)
36  */
37 #define CONFIG_SYS_MEMTEST_START	0x100000
38 #define CONFIG_SYS_MEMTEST_END		0x10000000
39 #define CONFIG_SYS_HZ			1000
40 #define CONFIG_SYS_HZ_CLOCK		24000000	/* Timer 1 is clocked at 24Mhz */
41 #define CONFIG_SYS_TIMERBASE		0x13000100	/* Timer1		       */
42 
43 #define CONFIG_CMDLINE_TAG	1	/* enable passing of ATAGs  */
44 #define CONFIG_SETUP_MEMORY_TAGS	1
45 #define CONFIG_MISC_INIT_R	1	/* call misc_init_r during start up */
46 
47 #define CONFIG_SKIP_LOWLEVEL_INIT
48 #define CONFIG_CM_INIT		1
49 #define CONFIG_CM_REMAP		1
50 #define CONFIG_CM_SPD_DETECT
51 
52 /*
53  * Size of malloc() pool
54  */
55 #define CONFIG_SYS_MALLOC_LEN	(CONFIG_ENV_SIZE + 128*1024)
56 
57 /*
58  * PL010 Configuration
59  */
60 #define CONFIG_PL010_SERIAL
61 #define CONFIG_CONS_INDEX	0
62 #define CONFIG_BAUDRATE		38400
63 #define CONFIG_PL01x_PORTS	{ (void *) (CONFIG_SYS_SERIAL0), (void *) (CONFIG_SYS_SERIAL1) }
64 #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }
65 #define CONFIG_SYS_SERIAL0		0x16000000
66 #define CONFIG_SYS_SERIAL1		0x17000000
67 
68 /*#define CONFIG_NET_MULTI */
69 
70 
71 /*
72  * BOOTP options
73  */
74 #define CONFIG_BOOTP_BOOTFILESIZE
75 #define CONFIG_BOOTP_BOOTPATH
76 #define CONFIG_BOOTP_GATEWAY
77 #define CONFIG_BOOTP_HOSTNAME
78 
79 
80 /*
81  * Command line configuration.
82  */
83 
84 
85 #define CONFIG_CMD_IMI
86 #define CONFIG_CMD_BDI
87 #define CONFIG_CMD_BOOTD
88 #define CONFIG_CMD_MEMORY
89 #define CONFIG_CMD_FLASH
90 #define CONFIG_CMD_IMLS
91 #define CONFIG_CMD_LOADB
92 #define CONFIG_CMD_LOADS
93 
94 
95 #define CONFIG_BOOTDELAY	2
96 #define CONFIG_BOOTARGS		"root=/dev/mtdblock0 mem=32M console=ttyAM0 console=tty"
97 #define CONFIG_BOOTCOMMAND	""
98 
99 /*
100  * Miscellaneous configurable options
101  */
102 #define CONFIG_SYS_LONGHELP	/* undef to save memory	    */
103 #define CONFIG_SYS_HUSH_PARSER
104 #define CONFIG_SYS_PROMPT	"Integrator-AP # "	/* Monitor Command Prompt   */
105 #define CONFIG_SYS_PROMPT_HUSH_PS2	"# "
106 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size  */
107 /* Print Buffer Size */
108 #define CONFIG_SYS_PBSIZE	(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
109 #define CONFIG_SYS_MAXARGS	16		/* max number of command args	*/
110 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/
111 
112 #define CONFIG_SYS_LOAD_ADDR	0x7fc0	/* default load address */
113 
114 /*-----------------------------------------------------------------------
115  * Stack sizes
116  *
117  * The stack sizes are set up in start.S using the settings below
118  */
119 #define CONFIG_STACKSIZE	(128*1024)	/* regular stack */
120 #ifdef CONFIG_USE_IRQ
121 #define CONFIG_STACKSIZE_IRQ	(4*1024)	/* IRQ stack */
122 #define CONFIG_STACKSIZE_FIQ	(4*1024)	/* FIQ stack */
123 #endif
124 
125 /*-----------------------------------------------------------------------
126  * Physical Memory Map
127  */
128 #define CONFIG_NR_DRAM_BANKS	1	/* we have 1 bank of DRAM */
129 #define PHYS_SDRAM_1		0x00000000	/* SDRAM Bank #1 */
130 #define PHYS_SDRAM_1_SIZE	0x02000000	/* 32 MB */
131 #define CONFIG_SYS_SDRAM_BASE	PHYS_SDRAM_1
132 #define CONFIG_SYS_INIT_RAM_SIZE PHYS_SDRAM_1_SIZE
133 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_SDRAM_BASE + \
134 				    CONFIG_SYS_INIT_RAM_SIZE - \
135 				    GENERATED_GBL_DATA_SIZE)
136 #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_GBL_DATA_OFFSET
137 
138 #define CONFIG_SYS_FLASH_BASE	0x24000000
139 
140 /*-----------------------------------------------------------------------
141  * FLASH and environment organization
142  */
143 #define CONFIG_SYS_FLASH_CFI		1
144 #define CONFIG_FLASH_CFI_DRIVER		1
145 #define CONFIG_ENV_IS_NOWHERE
146 #define CONFIG_SYS_MAX_FLASH_BANKS	1		/* max number of memory banks */
147 /* timeout values are in ticks */
148 #define CONFIG_SYS_FLASH_ERASE_TOUT	(2*CONFIG_SYS_HZ)	/* Timeout for Flash Erase */
149 #define CONFIG_SYS_FLASH_WRITE_TOUT	(2*CONFIG_SYS_HZ)	/* Timeout for Flash Write */
150 #define CONFIG_SYS_MAX_FLASH_SECT	128
151 #define CONFIG_ENV_SIZE			32768
152 
153 
154 /*-----------------------------------------------------------------------
155  * PCI definitions
156  */
157 
158 #ifdef CONFIG_PCI			/* pci support	*/
159 #undef CONFIG_PCI_PNP
160 #define CONFIG_PCI_SCAN_SHOW	1	/* show pci devices on startup	*/
161 #define DEBUG
162 
163 #define CONFIG_EEPRO100
164 #define CONFIG_SYS_RX_ETH_BUFFER	8	/* use 8 rx buffer on eepro100	*/
165 
166 #define INTEGRATOR_BOOT_ROM_BASE	0x20000000
167 #define INTEGRATOR_HDR0_SDRAM_BASE	0x80000000
168 
169 /* PCI Base area */
170 #define INTEGRATOR_PCI_BASE		0x40000000
171 #define INTEGRATOR_PCI_SIZE		0x3FFFFFFF
172 
173 /* memory map as seen by the CPU on the local bus */
174 #define CPU_PCI_IO_ADRS		0x60000000	/* PCI I/O space base */
175 #define CPU_PCI_IO_SIZE		0x10000
176 
177 #define CPU_PCI_CNFG_ADRS	0x61000000	/* PCI config space */
178 #define CPU_PCI_CNFG_SIZE	0x1000000
179 
180 #define PCI_MEM_BASE		0x40000000   /* 512M to xxx */
181 /*  unused 256M from A0000000-AFFFFFFF might be used for I2O ??? */
182 #define INTEGRATOR_PCI_IO_BASE	0x60000000   /* 16M to xxx */
183 /*  unused (128-16)M from B1000000-B7FFFFFF */
184 #define PCI_CONFIG_BASE		0x61000000   /* 16M to xxx */
185 /*  unused ((128-16)M - 64K) from XXX */
186 
187 #define PCI_V3_BASE		0x62000000
188 
189 /* V3 PCI bridge controller */
190 #define V3_BASE			0x62000000    /* V360EPC registers */
191 
192 #define PCI_ENET0_IOADDR	(CPU_PCI_IO_ADRS)
193 #define PCI_ENET0_MEMADDR	(PCI_MEM_BASE)
194 
195 
196 #define V3_PCI_VENDOR		0x00000000
197 #define V3_PCI_DEVICE		0x00000002
198 #define V3_PCI_CMD		0x00000004
199 #define V3_PCI_STAT		0x00000006
200 #define V3_PCI_CC_REV		0x00000008
201 #define V3_PCI_HDR_CF		0x0000000C
202 #define V3_PCI_IO_BASE		0x00000010
203 #define V3_PCI_BASE0		0x00000014
204 #define V3_PCI_BASE1		0x00000018
205 #define V3_PCI_SUB_VENDOR	0x0000002C
206 #define V3_PCI_SUB_ID		0x0000002E
207 #define V3_PCI_ROM		0x00000030
208 #define V3_PCI_BPARAM		0x0000003C
209 #define V3_PCI_MAP0		0x00000040
210 #define V3_PCI_MAP1		0x00000044
211 #define V3_PCI_INT_STAT		0x00000048
212 #define V3_PCI_INT_CFG		0x0000004C
213 #define V3_LB_BASE0		0x00000054
214 #define V3_LB_BASE1		0x00000058
215 #define V3_LB_MAP0		0x0000005E
216 #define V3_LB_MAP1		0x00000062
217 #define V3_LB_BASE2		0x00000064
218 #define V3_LB_MAP2		0x00000066
219 #define V3_LB_SIZE		0x00000068
220 #define V3_LB_IO_BASE		0x0000006E
221 #define V3_FIFO_CFG		0x00000070
222 #define V3_FIFO_PRIORITY	0x00000072
223 #define V3_FIFO_STAT		0x00000074
224 #define V3_LB_ISTAT		0x00000076
225 #define V3_LB_IMASK		0x00000077
226 #define V3_SYSTEM		0x00000078
227 #define V3_LB_CFG		0x0000007A
228 #define V3_PCI_CFG		0x0000007C
229 #define V3_DMA_PCI_ADR0		0x00000080
230 #define V3_DMA_PCI_ADR1		0x00000090
231 #define V3_DMA_LOCAL_ADR0	0x00000084
232 #define V3_DMA_LOCAL_ADR1	0x00000094
233 #define V3_DMA_LENGTH0		0x00000088
234 #define V3_DMA_LENGTH1		0x00000098
235 #define V3_DMA_CSR0		0x0000008B
236 #define V3_DMA_CSR1		0x0000009B
237 #define V3_DMA_CTLB_ADR0	0x0000008C
238 #define V3_DMA_CTLB_ADR1	0x0000009C
239 #define V3_DMA_DELAY		0x000000E0
240 #define V3_MAIL_DATA		0x000000C0
241 #define V3_PCI_MAIL_IEWR	0x000000D0
242 #define V3_PCI_MAIL_IERD	0x000000D2
243 #define V3_LB_MAIL_IEWR		0x000000D4
244 #define V3_LB_MAIL_IERD		0x000000D6
245 #define V3_MAIL_WR_STAT		0x000000D8
246 #define V3_MAIL_RD_STAT		0x000000DA
247 #define V3_QBA_MAP		0x000000DC
248 
249 /* SYSTEM register bits */
250 #define V3_SYSTEM_M_RST_OUT		(1 << 15)
251 #define V3_SYSTEM_M_LOCK		(1 << 14)
252 
253 /*  PCI_CFG bits */
254 #define V3_PCI_CFG_M_RETRY_EN		(1 << 10)
255 #define V3_PCI_CFG_M_AD_LOW1		(1 << 9)
256 #define V3_PCI_CFG_M_AD_LOW0		(1 << 8)
257 
258 /* PCI MAP register bits (PCI -> Local bus) */
259 #define V3_PCI_MAP_M_MAP_ADR		0xFFF00000
260 #define V3_PCI_MAP_M_RD_POST_INH	(1 << 15)
261 #define V3_PCI_MAP_M_ROM_SIZE		(1 << 11 | 1 << 10)
262 #define V3_PCI_MAP_M_SWAP		(1 << 9 | 1 << 8)
263 #define V3_PCI_MAP_M_ADR_SIZE		0x000000F0
264 #define V3_PCI_MAP_M_REG_EN		(1 << 1)
265 #define V3_PCI_MAP_M_ENABLE		(1 << 0)
266 
267 /* 9 => 512M window size */
268 #define V3_PCI_MAP_M_ADR_SIZE_512M	0x00000090
269 
270 /* A => 1024M window size */
271 #define V3_PCI_MAP_M_ADR_SIZE_1024M	0x000000A0
272 
273 /* LB_BASE register bits (Local bus -> PCI) */
274 #define V3_LB_BASE_M_MAP_ADR		0xFFF00000
275 #define V3_LB_BASE_M_SWAP		(1 << 8 | 1 << 9)
276 #define V3_LB_BASE_M_ADR_SIZE		0x000000F0
277 #define V3_LB_BASE_M_PREFETCH		(1 << 3)
278 #define V3_LB_BASE_M_ENABLE		(1 << 0)
279 
280 /* PCI COMMAND REGISTER bits */
281 #define V3_COMMAND_M_FBB_EN		(1 << 9)
282 #define V3_COMMAND_M_SERR_EN		(1 << 8)
283 #define V3_COMMAND_M_PAR_EN		(1 << 6)
284 #define V3_COMMAND_M_MASTER_EN		(1 << 2)
285 #define V3_COMMAND_M_MEM_EN		(1 << 1)
286 #define V3_COMMAND_M_IO_EN		(1 << 0)
287 
288 #define INTEGRATOR_SC_BASE		0x11000000
289 #define INTEGRATOR_SC_PCIENABLE_OFFSET	0x18
290 #define INTEGRATOR_SC_PCIENABLE \
291 			(INTEGRATOR_SC_BASE + INTEGRATOR_SC_PCIENABLE_OFFSET)
292 
293 #endif /* CONFIG_PCI */
294 /*-----------------------------------------------------------------------
295  * There are various dependencies on the core module (CM) fitted
296  * Users should refer to their CM user guide
297  * - when porting adjust u-boot/Makefile accordingly
298  *   to define the necessary CONFIG_ s for the CM involved
299  * see e.g. integratorcp_CM926EJ-S_config
300  */
301 #include "armcoremodule.h"
302 
303 #endif	/* __CONFIG_H */
304