1 /* 2 * (C) Copyright 2003 3 * Texas Instruments. 4 * Kshitij Gupta <kshitij@ti.com> 5 * Configuation settings for the TI OMAP Innovator board. 6 * 7 * (C) Copyright 2004 8 * ARM Ltd. 9 * Philippe Robin, <philippe.robin@arm.com> 10 * Configuration for Integrator AP board. 11 *. 12 * See file CREDITS for list of people who contributed to this 13 * project. 14 * 15 * This program is free software; you can redistribute it and/or 16 * modify it under the terms of the GNU General Public License as 17 * published by the Free Software Foundation; either version 2 of 18 * the License, or (at your option) any later version. 19 * 20 * This program is distributed in the hope that it will be useful, 21 * but WITHOUT ANY WARRANTY; without even the implied warranty of 22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 23 * GNU General Public License for more details. 24 * 25 * You should have received a copy of the GNU General Public License 26 * along with this program; if not, write to the Free Software 27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 28 * MA 02111-1307 USA 29 */ 30 31 #ifndef __CONFIG_H 32 #define __CONFIG_H 33 /* 34 * High Level Configuration Options 35 * (easy to change) 36 */ 37 #define CFG_MEMTEST_START 0x100000 38 #define CFG_MEMTEST_END 0x10000000 39 #define CFG_HZ 1000 40 #define CFG_HZ_CLOCK 24000000 /* Timer 1 is clocked at 24Mhz */ 41 #define CFG_TIMERBASE 0x13000100 /* Timer1 */ 42 43 #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 44 #define CONFIG_SETUP_MEMORY_TAGS 1 45 #define CONFIG_MISC_INIT_R 1 /* call misc_init_r during start up */ 46 47 #undef CONFIG_INIT_CRITICAL 48 #define CONFIG_CM_INIT 1 49 #define CONFIG_CM_REMAP 1 50 #undef CONFIG_CM_SPD_DETECT 51 52 /* 53 * Size of malloc() pool 54 */ 55 #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024) 56 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ 57 58 /* 59 * PL010 Configuration 60 */ 61 #define CFG_PL010_SERIAL 62 #define CONFIG_CONS_INDEX 0 63 #define CONFIG_BAUDRATE 38400 64 #define CONFIG_PL01x_PORTS { (void *) (CFG_SERIAL0), (void *) (CFG_SERIAL1) } 65 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 66 #define CFG_SERIAL0 0x16000000 67 #define CFG_SERIAL1 0x17000000 68 69 /*#define CONFIG_NET_MULTI */ 70 71 72 /* 73 * Command line configuration. 74 */ 75 76 #define CONFIG_CMD_IMI 77 #define CONFIG_CMD_BDI 78 #define CONFIG_CMD_MEMORY 79 80 81 #define CONFIG_BOOTDELAY 2 82 #define CONFIG_BOOTARGS "root=/dev/mtdblock0 mem=32M console=ttyAM0 console=tty" 83 #define CONFIG_BOOTCOMMAND "" 84 85 /* 86 * Miscellaneous configurable options 87 */ 88 #define CFG_LONGHELP /* undef to save memory */ 89 #define CFG_PROMPT "Integrator-AP # " /* Monitor Command Prompt */ 90 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 91 /* Print Buffer Size */ 92 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) 93 #define CFG_MAXARGS 16 /* max number of command args */ 94 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 95 96 #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */ 97 #define CFG_LOAD_ADDR 0x7fc0 /* default load address */ 98 99 /*----------------------------------------------------------------------- 100 * Stack sizes 101 * 102 * The stack sizes are set up in start.S using the settings below 103 */ 104 #define CONFIG_STACKSIZE (128*1024) /* regular stack */ 105 #ifdef CONFIG_USE_IRQ 106 #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */ 107 #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */ 108 #endif 109 110 /*----------------------------------------------------------------------- 111 * Physical Memory Map 112 */ 113 #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ 114 #define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */ 115 #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */ 116 117 #define CFG_FLASH_BASE 0x24000000 118 119 /*----------------------------------------------------------------------- 120 * FLASH and environment organization 121 */ 122 #define CFG_ENV_IS_NOWHERE 123 #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */ 124 #define PHYS_FLASH_SIZE 0x01000000 /* 16MB */ 125 /* timeout values are in ticks */ 126 #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */ 127 #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */ 128 #define CFG_MAX_FLASH_SECT 128 129 #define CFG_ENV_SIZE 32768 130 131 #define PHYS_FLASH_1 (CFG_FLASH_BASE) 132 133 /*----------------------------------------------------------------------- 134 * PCI definitions 135 */ 136 137 /*#define CONFIG_PCI /--* include pci support */ 138 #undef CONFIG_PCI_PNP 139 #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */ 140 #define DEBUG 141 142 #define CONFIG_EEPRO100 143 #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */ 144 145 146 #define INTEGRATOR_BOOT_ROM_BASE 0x20000000 147 #define INTEGRATOR_HDR0_SDRAM_BASE 0x80000000 148 149 /* PCI Base area */ 150 #define INTEGRATOR_PCI_BASE 0x40000000 151 #define INTEGRATOR_PCI_SIZE 0x3FFFFFFF 152 153 /* memory map as seen by the CPU on the local bus */ 154 #define CPU_PCI_IO_ADRS 0x60000000 /* PCI I/O space base */ 155 #define CPU_PCI_IO_SIZE 0x10000 156 157 #define CPU_PCI_CNFG_ADRS 0x61000000 /* PCI config space */ 158 #define CPU_PCI_CNFG_SIZE 0x1000000 159 160 #define PCI_MEM_BASE 0x40000000 /* 512M to xxx */ 161 /* unused 256M from A0000000-AFFFFFFF might be used for I2O ??? */ 162 #define INTEGRATOR_PCI_IO_BASE 0x60000000 /* 16M to xxx */ 163 /* unused (128-16)M from B1000000-B7FFFFFF */ 164 #define PCI_CONFIG_BASE 0x61000000 /* 16M to xxx */ 165 /* unused ((128-16)M - 64K) from XXX */ 166 167 #define PCI_V3_BASE 0x62000000 168 169 /* V3 PCI bridge controller */ 170 #define V3_BASE 0x62000000 /* V360EPC registers */ 171 172 #define PCI_ENET0_IOADDR (CPU_PCI_IO_ADRS) 173 #define PCI_ENET0_MEMADDR (PCI_MEM_BASE) 174 175 176 #define V3_PCI_VENDOR 0x00000000 177 #define V3_PCI_DEVICE 0x00000002 178 #define V3_PCI_CMD 0x00000004 179 #define V3_PCI_STAT 0x00000006 180 #define V3_PCI_CC_REV 0x00000008 181 #define V3_PCI_HDR_CF 0x0000000C 182 #define V3_PCI_IO_BASE 0x00000010 183 #define V3_PCI_BASE0 0x00000014 184 #define V3_PCI_BASE1 0x00000018 185 #define V3_PCI_SUB_VENDOR 0x0000002C 186 #define V3_PCI_SUB_ID 0x0000002E 187 #define V3_PCI_ROM 0x00000030 188 #define V3_PCI_BPARAM 0x0000003C 189 #define V3_PCI_MAP0 0x00000040 190 #define V3_PCI_MAP1 0x00000044 191 #define V3_PCI_INT_STAT 0x00000048 192 #define V3_PCI_INT_CFG 0x0000004C 193 #define V3_LB_BASE0 0x00000054 194 #define V3_LB_BASE1 0x00000058 195 #define V3_LB_MAP0 0x0000005E 196 #define V3_LB_MAP1 0x00000062 197 #define V3_LB_BASE2 0x00000064 198 #define V3_LB_MAP2 0x00000066 199 #define V3_LB_SIZE 0x00000068 200 #define V3_LB_IO_BASE 0x0000006E 201 #define V3_FIFO_CFG 0x00000070 202 #define V3_FIFO_PRIORITY 0x00000072 203 #define V3_FIFO_STAT 0x00000074 204 #define V3_LB_ISTAT 0x00000076 205 #define V3_LB_IMASK 0x00000077 206 #define V3_SYSTEM 0x00000078 207 #define V3_LB_CFG 0x0000007A 208 #define V3_PCI_CFG 0x0000007C 209 #define V3_DMA_PCI_ADR0 0x00000080 210 #define V3_DMA_PCI_ADR1 0x00000090 211 #define V3_DMA_LOCAL_ADR0 0x00000084 212 #define V3_DMA_LOCAL_ADR1 0x00000094 213 #define V3_DMA_LENGTH0 0x00000088 214 #define V3_DMA_LENGTH1 0x00000098 215 #define V3_DMA_CSR0 0x0000008B 216 #define V3_DMA_CSR1 0x0000009B 217 #define V3_DMA_CTLB_ADR0 0x0000008C 218 #define V3_DMA_CTLB_ADR1 0x0000009C 219 #define V3_DMA_DELAY 0x000000E0 220 #define V3_MAIL_DATA 0x000000C0 221 #define V3_PCI_MAIL_IEWR 0x000000D0 222 #define V3_PCI_MAIL_IERD 0x000000D2 223 #define V3_LB_MAIL_IEWR 0x000000D4 224 #define V3_LB_MAIL_IERD 0x000000D6 225 #define V3_MAIL_WR_STAT 0x000000D8 226 #define V3_MAIL_RD_STAT 0x000000DA 227 #define V3_QBA_MAP 0x000000DC 228 229 /* SYSTEM register bits */ 230 #define V3_SYSTEM_M_RST_OUT (1 << 15) 231 #define V3_SYSTEM_M_LOCK (1 << 14) 232 233 /* PCI_CFG bits */ 234 #define V3_PCI_CFG_M_RETRY_EN (1 << 10) 235 #define V3_PCI_CFG_M_AD_LOW1 (1 << 9) 236 #define V3_PCI_CFG_M_AD_LOW0 (1 << 8) 237 238 /* PCI MAP register bits (PCI -> Local bus) */ 239 #define V3_PCI_MAP_M_MAP_ADR 0xFFF00000 240 #define V3_PCI_MAP_M_RD_POST_INH (1 << 15) 241 #define V3_PCI_MAP_M_ROM_SIZE (1 << 11 | 1 << 10) 242 #define V3_PCI_MAP_M_SWAP (1 << 9 | 1 << 8) 243 #define V3_PCI_MAP_M_ADR_SIZE 0x000000F0 244 #define V3_PCI_MAP_M_REG_EN (1 << 1) 245 #define V3_PCI_MAP_M_ENABLE (1 << 0) 246 247 /* 9 => 512M window size */ 248 #define V3_PCI_MAP_M_ADR_SIZE_512M 0x00000090 249 250 /* A => 1024M window size */ 251 #define V3_PCI_MAP_M_ADR_SIZE_1024M 0x000000A0 252 253 /* LB_BASE register bits (Local bus -> PCI) */ 254 #define V3_LB_BASE_M_MAP_ADR 0xFFF00000 255 #define V3_LB_BASE_M_SWAP (1 << 8 | 1 << 9) 256 #define V3_LB_BASE_M_ADR_SIZE 0x000000F0 257 #define V3_LB_BASE_M_PREFETCH (1 << 3) 258 #define V3_LB_BASE_M_ENABLE (1 << 0) 259 260 /* PCI COMMAND REGISTER bits */ 261 #define V3_COMMAND_M_FBB_EN (1 << 9) 262 #define V3_COMMAND_M_SERR_EN (1 << 8) 263 #define V3_COMMAND_M_PAR_EN (1 << 6) 264 #define V3_COMMAND_M_MASTER_EN (1 << 2) 265 #define V3_COMMAND_M_MEM_EN (1 << 1) 266 #define V3_COMMAND_M_IO_EN (1 << 0) 267 268 #define INTEGRATOR_SC_BASE 0x11000000 269 #define INTEGRATOR_SC_PCIENABLE_OFFSET 0x18 270 #define INTEGRATOR_SC_PCIENABLE \ 271 (INTEGRATOR_SC_BASE + INTEGRATOR_SC_PCIENABLE_OFFSET) 272 273 /*----------------------------------------------------------------------- 274 * There are various dependencies on the core module (CM) fitted 275 * Users should refer to their CM user guide 276 * - when porting adjust u-boot/Makefile accordingly 277 * to define the necessary CONFIG_ s for the CM involved 278 * see e.g. integratorcp_CM926EJ-S_config 279 */ 280 #include "armcoremodule.h" 281 282 #endif /* __CONFIG_H */ 283