13d3befa7Swdenk /* 23d3befa7Swdenk * (C) Copyright 2003 33d3befa7Swdenk * Texas Instruments. 43d3befa7Swdenk * Kshitij Gupta <kshitij@ti.com> 53d3befa7Swdenk * Configuation settings for the TI OMAP Innovator board. 63d3befa7Swdenk * 73d3befa7Swdenk * (C) Copyright 2004 83d3befa7Swdenk * ARM Ltd. 93d3befa7Swdenk * Philippe Robin, <philippe.robin@arm.com> 103d3befa7Swdenk * Configuration for Integrator AP board. 113d3befa7Swdenk *. 123d3befa7Swdenk * See file CREDITS for list of people who contributed to this 133d3befa7Swdenk * project. 143d3befa7Swdenk * 153d3befa7Swdenk * This program is free software; you can redistribute it and/or 163d3befa7Swdenk * modify it under the terms of the GNU General Public License as 173d3befa7Swdenk * published by the Free Software Foundation; either version 2 of 183d3befa7Swdenk * the License, or (at your option) any later version. 193d3befa7Swdenk * 203d3befa7Swdenk * This program is distributed in the hope that it will be useful, 213d3befa7Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 223d3befa7Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 233d3befa7Swdenk * GNU General Public License for more details. 243d3befa7Swdenk * 253d3befa7Swdenk * You should have received a copy of the GNU General Public License 263d3befa7Swdenk * along with this program; if not, write to the Free Software 273d3befa7Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 283d3befa7Swdenk * MA 02111-1307 USA 293d3befa7Swdenk */ 303d3befa7Swdenk 313d3befa7Swdenk #ifndef __CONFIG_H 323d3befa7Swdenk #define __CONFIG_H 33*23b3ae0fSLinus Walleij 34*23b3ae0fSLinus Walleij #define CONFIG_INTEGRATOR 35*23b3ae0fSLinus Walleij #define CONFIG_ARCH_INTEGRATOR 363d3befa7Swdenk /* 373d3befa7Swdenk * High Level Configuration Options 383d3befa7Swdenk * (easy to change) 393d3befa7Swdenk */ 406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_START 0x100000 416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MEMTEST_END 0x10000000 426d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ 1000 436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_HZ_CLOCK 24000000 /* Timer 1 is clocked at 24Mhz */ 446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_TIMERBASE 0x13000100 /* Timer1 */ 453d3befa7Swdenk 463d3befa7Swdenk #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 473d3befa7Swdenk #define CONFIG_SETUP_MEMORY_TAGS 1 483d3befa7Swdenk #define CONFIG_MISC_INIT_R 1 /* call misc_init_r during start up */ 490148e8cbSWolfgang Denk 508fc3bb4bSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SKIP_LOWLEVEL_INIT 510148e8cbSWolfgang Denk #define CONFIG_CM_INIT 1 520148e8cbSWolfgang Denk #define CONFIG_CM_REMAP 1 5326c82638SLinus Walleij #define CONFIG_CM_SPD_DETECT 540148e8cbSWolfgang Denk 553d3befa7Swdenk /* 563d3befa7Swdenk * Size of malloc() pool 573d3befa7Swdenk */ 586d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024) 593d3befa7Swdenk 603d3befa7Swdenk /* 613d3befa7Swdenk * PL010 Configuration 623d3befa7Swdenk */ 6348d0192fSAndreas Engel #define CONFIG_PL010_SERIAL 643d3befa7Swdenk #define CONFIG_CONS_INDEX 0 653d3befa7Swdenk #define CONFIG_BAUDRATE 38400 666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_PL01x_PORTS { (void *) (CONFIG_SYS_SERIAL0), (void *) (CONFIG_SYS_SERIAL1) } 676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SERIAL0 0x16000000 696d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_SERIAL1 0x17000000 703d3befa7Swdenk 7142dfe7a1Swdenk /*#define CONFIG_NET_MULTI */ 723d3befa7Swdenk 733d3befa7Swdenk 741d2c6bc4SJon Loeliger /* 75079a136cSJon Loeliger * BOOTP options 76079a136cSJon Loeliger */ 77079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTFILESIZE 78079a136cSJon Loeliger #define CONFIG_BOOTP_BOOTPATH 79079a136cSJon Loeliger #define CONFIG_BOOTP_GATEWAY 80079a136cSJon Loeliger #define CONFIG_BOOTP_HOSTNAME 81079a136cSJon Loeliger 82079a136cSJon Loeliger 83079a136cSJon Loeliger /* 841d2c6bc4SJon Loeliger * Command line configuration. 851d2c6bc4SJon Loeliger */ 863d3befa7Swdenk 87c53e4b74SLinus Walleij 881d2c6bc4SJon Loeliger #define CONFIG_CMD_IMI 891d2c6bc4SJon Loeliger #define CONFIG_CMD_BDI 90c53e4b74SLinus Walleij #define CONFIG_CMD_BOOTD 911d2c6bc4SJon Loeliger #define CONFIG_CMD_MEMORY 92c53e4b74SLinus Walleij #define CONFIG_CMD_FLASH 93c53e4b74SLinus Walleij #define CONFIG_CMD_IMLS 94c53e4b74SLinus Walleij #define CONFIG_CMD_LOADB 95c53e4b74SLinus Walleij #define CONFIG_CMD_LOADS 961d2c6bc4SJon Loeliger 973d3befa7Swdenk 983d3befa7Swdenk #define CONFIG_BOOTDELAY 2 99bc87d764SLinus Walleij #define CONFIG_BOOTARGS "root=/dev/mtdblock0 console=ttyAM0 console=tty" 1003d3befa7Swdenk #define CONFIG_BOOTCOMMAND "" 1013d3befa7Swdenk 1023d3befa7Swdenk /* 1033d3befa7Swdenk * Miscellaneous configurable options 1043d3befa7Swdenk */ 1056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LONGHELP /* undef to save memory */ 106e005754bSLinus Walleij #define CONFIG_SYS_HUSH_PARSER 1076d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PROMPT "Integrator-AP # " /* Monitor Command Prompt */ 108e005754bSLinus Walleij #define CONFIG_SYS_PROMPT_HUSH_PS2 "# " 1096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 1103d3befa7Swdenk /* Print Buffer Size */ 1116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 1126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 1136d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 1143d3befa7Swdenk 1156d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_LOAD_ADDR 0x7fc0 /* default load address */ 1163d3befa7Swdenk 1173d3befa7Swdenk /*----------------------------------------------------------------------- 1183d3befa7Swdenk * Stack sizes 1193d3befa7Swdenk * 1203d3befa7Swdenk * The stack sizes are set up in start.S using the settings below 1213d3befa7Swdenk */ 1223d3befa7Swdenk #define CONFIG_STACKSIZE (128*1024) /* regular stack */ 1233d3befa7Swdenk #ifdef CONFIG_USE_IRQ 1243d3befa7Swdenk #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */ 1253d3befa7Swdenk #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */ 1263d3befa7Swdenk #endif 1273d3befa7Swdenk 1283d3befa7Swdenk /*----------------------------------------------------------------------- 1293d3befa7Swdenk * Physical Memory Map 1303d3befa7Swdenk */ 1313d3befa7Swdenk #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ 1323d3befa7Swdenk #define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */ 1333d3befa7Swdenk #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */ 134a46877ccSLinus Walleij #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 135a46877ccSLinus Walleij #define CONFIG_SYS_INIT_RAM_SIZE PHYS_SDRAM_1_SIZE 136a46877ccSLinus Walleij #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_SDRAM_BASE + \ 137a46877ccSLinus Walleij CONFIG_SYS_INIT_RAM_SIZE - \ 138a46877ccSLinus Walleij GENERATED_GBL_DATA_SIZE) 139a46877ccSLinus Walleij #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_GBL_DATA_OFFSET 1403d3befa7Swdenk 1416d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BASE 0x24000000 1423d3befa7Swdenk 1433d3befa7Swdenk /*----------------------------------------------------------------------- 1443d3befa7Swdenk * FLASH and environment organization 1453d3befa7Swdenk */ 14646937b27SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI 1 14746937b27SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_FLASH_CFI_DRIVER 1 14893f6d725SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_IS_NOWHERE 1496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 1503d3befa7Swdenk /* timeout values are in ticks */ 1516d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */ 1526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */ 1536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_MAX_FLASH_SECT 128 1540e8d1586SJean-Christophe PLAGNIOL-VILLARD #define CONFIG_ENV_SIZE 32768 1553d3befa7Swdenk 1563d3befa7Swdenk 1573d3befa7Swdenk /*----------------------------------------------------------------------- 1583d3befa7Swdenk * PCI definitions 1593d3befa7Swdenk */ 1603d3befa7Swdenk 161c6fadb9cSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_PCI /* pci support */ 1623d3befa7Swdenk #undef CONFIG_PCI_PNP 1633d3befa7Swdenk #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */ 1643d3befa7Swdenk #define DEBUG 1653d3befa7Swdenk 1663d3befa7Swdenk #define CONFIG_EEPRO100 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */ 1683d3befa7Swdenk 1693d3befa7Swdenk #define INTEGRATOR_BOOT_ROM_BASE 0x20000000 1703d3befa7Swdenk #define INTEGRATOR_HDR0_SDRAM_BASE 0x80000000 1713d3befa7Swdenk 17242dfe7a1Swdenk /* PCI Base area */ 1733d3befa7Swdenk #define INTEGRATOR_PCI_BASE 0x40000000 1743d3befa7Swdenk #define INTEGRATOR_PCI_SIZE 0x3FFFFFFF 1753d3befa7Swdenk 17642dfe7a1Swdenk /* memory map as seen by the CPU on the local bus */ 17742dfe7a1Swdenk #define CPU_PCI_IO_ADRS 0x60000000 /* PCI I/O space base */ 1783d3befa7Swdenk #define CPU_PCI_IO_SIZE 0x10000 1793d3befa7Swdenk 18042dfe7a1Swdenk #define CPU_PCI_CNFG_ADRS 0x61000000 /* PCI config space */ 1813d3befa7Swdenk #define CPU_PCI_CNFG_SIZE 0x1000000 1823d3befa7Swdenk 18342dfe7a1Swdenk #define PCI_MEM_BASE 0x40000000 /* 512M to xxx */ 18442dfe7a1Swdenk /* unused 256M from A0000000-AFFFFFFF might be used for I2O ??? */ 18542dfe7a1Swdenk #define INTEGRATOR_PCI_IO_BASE 0x60000000 /* 16M to xxx */ 18642dfe7a1Swdenk /* unused (128-16)M from B1000000-B7FFFFFF */ 18742dfe7a1Swdenk #define PCI_CONFIG_BASE 0x61000000 /* 16M to xxx */ 18842dfe7a1Swdenk /* unused ((128-16)M - 64K) from XXX */ 1893d3befa7Swdenk 1903d3befa7Swdenk #define PCI_V3_BASE 0x62000000 1913d3befa7Swdenk 19242dfe7a1Swdenk /* V3 PCI bridge controller */ 19342dfe7a1Swdenk #define V3_BASE 0x62000000 /* V360EPC registers */ 1943d3befa7Swdenk 1953d3befa7Swdenk #define PCI_ENET0_IOADDR (CPU_PCI_IO_ADRS) 1963d3befa7Swdenk #define PCI_ENET0_MEMADDR (PCI_MEM_BASE) 1973d3befa7Swdenk 1983d3befa7Swdenk 1993d3befa7Swdenk #define V3_PCI_VENDOR 0x00000000 2003d3befa7Swdenk #define V3_PCI_DEVICE 0x00000002 2013d3befa7Swdenk #define V3_PCI_CMD 0x00000004 2023d3befa7Swdenk #define V3_PCI_STAT 0x00000006 2033d3befa7Swdenk #define V3_PCI_CC_REV 0x00000008 2043d3befa7Swdenk #define V3_PCI_HDR_CF 0x0000000C 2053d3befa7Swdenk #define V3_PCI_IO_BASE 0x00000010 2063d3befa7Swdenk #define V3_PCI_BASE0 0x00000014 2073d3befa7Swdenk #define V3_PCI_BASE1 0x00000018 2083d3befa7Swdenk #define V3_PCI_SUB_VENDOR 0x0000002C 2093d3befa7Swdenk #define V3_PCI_SUB_ID 0x0000002E 2103d3befa7Swdenk #define V3_PCI_ROM 0x00000030 2113d3befa7Swdenk #define V3_PCI_BPARAM 0x0000003C 2123d3befa7Swdenk #define V3_PCI_MAP0 0x00000040 2133d3befa7Swdenk #define V3_PCI_MAP1 0x00000044 2143d3befa7Swdenk #define V3_PCI_INT_STAT 0x00000048 2153d3befa7Swdenk #define V3_PCI_INT_CFG 0x0000004C 2163d3befa7Swdenk #define V3_LB_BASE0 0x00000054 2173d3befa7Swdenk #define V3_LB_BASE1 0x00000058 2183d3befa7Swdenk #define V3_LB_MAP0 0x0000005E 2193d3befa7Swdenk #define V3_LB_MAP1 0x00000062 2203d3befa7Swdenk #define V3_LB_BASE2 0x00000064 2213d3befa7Swdenk #define V3_LB_MAP2 0x00000066 2223d3befa7Swdenk #define V3_LB_SIZE 0x00000068 2233d3befa7Swdenk #define V3_LB_IO_BASE 0x0000006E 2243d3befa7Swdenk #define V3_FIFO_CFG 0x00000070 2253d3befa7Swdenk #define V3_FIFO_PRIORITY 0x00000072 2263d3befa7Swdenk #define V3_FIFO_STAT 0x00000074 2273d3befa7Swdenk #define V3_LB_ISTAT 0x00000076 2283d3befa7Swdenk #define V3_LB_IMASK 0x00000077 2293d3befa7Swdenk #define V3_SYSTEM 0x00000078 2303d3befa7Swdenk #define V3_LB_CFG 0x0000007A 2313d3befa7Swdenk #define V3_PCI_CFG 0x0000007C 2323d3befa7Swdenk #define V3_DMA_PCI_ADR0 0x00000080 2333d3befa7Swdenk #define V3_DMA_PCI_ADR1 0x00000090 2343d3befa7Swdenk #define V3_DMA_LOCAL_ADR0 0x00000084 2353d3befa7Swdenk #define V3_DMA_LOCAL_ADR1 0x00000094 2363d3befa7Swdenk #define V3_DMA_LENGTH0 0x00000088 2373d3befa7Swdenk #define V3_DMA_LENGTH1 0x00000098 2383d3befa7Swdenk #define V3_DMA_CSR0 0x0000008B 2393d3befa7Swdenk #define V3_DMA_CSR1 0x0000009B 2403d3befa7Swdenk #define V3_DMA_CTLB_ADR0 0x0000008C 2413d3befa7Swdenk #define V3_DMA_CTLB_ADR1 0x0000009C 2423d3befa7Swdenk #define V3_DMA_DELAY 0x000000E0 2433d3befa7Swdenk #define V3_MAIL_DATA 0x000000C0 2443d3befa7Swdenk #define V3_PCI_MAIL_IEWR 0x000000D0 2453d3befa7Swdenk #define V3_PCI_MAIL_IERD 0x000000D2 2463d3befa7Swdenk #define V3_LB_MAIL_IEWR 0x000000D4 2473d3befa7Swdenk #define V3_LB_MAIL_IERD 0x000000D6 2483d3befa7Swdenk #define V3_MAIL_WR_STAT 0x000000D8 2493d3befa7Swdenk #define V3_MAIL_RD_STAT 0x000000DA 2503d3befa7Swdenk #define V3_QBA_MAP 0x000000DC 2513d3befa7Swdenk 25242dfe7a1Swdenk /* SYSTEM register bits */ 2533d3befa7Swdenk #define V3_SYSTEM_M_RST_OUT (1 << 15) 2543d3befa7Swdenk #define V3_SYSTEM_M_LOCK (1 << 14) 2553d3befa7Swdenk 25642dfe7a1Swdenk /* PCI_CFG bits */ 2573d3befa7Swdenk #define V3_PCI_CFG_M_RETRY_EN (1 << 10) 2583d3befa7Swdenk #define V3_PCI_CFG_M_AD_LOW1 (1 << 9) 2593d3befa7Swdenk #define V3_PCI_CFG_M_AD_LOW0 (1 << 8) 2603d3befa7Swdenk 26142dfe7a1Swdenk /* PCI MAP register bits (PCI -> Local bus) */ 2623d3befa7Swdenk #define V3_PCI_MAP_M_MAP_ADR 0xFFF00000 2633d3befa7Swdenk #define V3_PCI_MAP_M_RD_POST_INH (1 << 15) 2643d3befa7Swdenk #define V3_PCI_MAP_M_ROM_SIZE (1 << 11 | 1 << 10) 2653d3befa7Swdenk #define V3_PCI_MAP_M_SWAP (1 << 9 | 1 << 8) 2663d3befa7Swdenk #define V3_PCI_MAP_M_ADR_SIZE 0x000000F0 2673d3befa7Swdenk #define V3_PCI_MAP_M_REG_EN (1 << 1) 2683d3befa7Swdenk #define V3_PCI_MAP_M_ENABLE (1 << 0) 2693d3befa7Swdenk 27042dfe7a1Swdenk /* 9 => 512M window size */ 2713d3befa7Swdenk #define V3_PCI_MAP_M_ADR_SIZE_512M 0x00000090 2723d3befa7Swdenk 27342dfe7a1Swdenk /* A => 1024M window size */ 2743d3befa7Swdenk #define V3_PCI_MAP_M_ADR_SIZE_1024M 0x000000A0 2753d3befa7Swdenk 27642dfe7a1Swdenk /* LB_BASE register bits (Local bus -> PCI) */ 2773d3befa7Swdenk #define V3_LB_BASE_M_MAP_ADR 0xFFF00000 2783d3befa7Swdenk #define V3_LB_BASE_M_SWAP (1 << 8 | 1 << 9) 2793d3befa7Swdenk #define V3_LB_BASE_M_ADR_SIZE 0x000000F0 2803d3befa7Swdenk #define V3_LB_BASE_M_PREFETCH (1 << 3) 2813d3befa7Swdenk #define V3_LB_BASE_M_ENABLE (1 << 0) 2823d3befa7Swdenk 28342dfe7a1Swdenk /* PCI COMMAND REGISTER bits */ 2843d3befa7Swdenk #define V3_COMMAND_M_FBB_EN (1 << 9) 2853d3befa7Swdenk #define V3_COMMAND_M_SERR_EN (1 << 8) 2863d3befa7Swdenk #define V3_COMMAND_M_PAR_EN (1 << 6) 2873d3befa7Swdenk #define V3_COMMAND_M_MASTER_EN (1 << 2) 2883d3befa7Swdenk #define V3_COMMAND_M_MEM_EN (1 << 1) 2893d3befa7Swdenk #define V3_COMMAND_M_IO_EN (1 << 0) 2903d3befa7Swdenk 2913d3befa7Swdenk #define INTEGRATOR_SC_BASE 0x11000000 2923d3befa7Swdenk #define INTEGRATOR_SC_PCIENABLE_OFFSET 0x18 2933d3befa7Swdenk #define INTEGRATOR_SC_PCIENABLE \ 2943d3befa7Swdenk (INTEGRATOR_SC_BASE + INTEGRATOR_SC_PCIENABLE_OFFSET) 2953d3befa7Swdenk 296c6fadb9cSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_PCI */ 29774f4304eSWolfgang Denk /*----------------------------------------------------------------------- 29874f4304eSWolfgang Denk * There are various dependencies on the core module (CM) fitted 29974f4304eSWolfgang Denk * Users should refer to their CM user guide 30074f4304eSWolfgang Denk * - when porting adjust u-boot/Makefile accordingly 30174f4304eSWolfgang Denk * to define the necessary CONFIG_ s for the CM involved 30274f4304eSWolfgang Denk * see e.g. integratorcp_CM926EJ-S_config 30374f4304eSWolfgang Denk */ 3049b880bd4SWolfgang Denk #include "armcoremodule.h" 30574f4304eSWolfgang Denk 3063d3befa7Swdenk #endif /* __CONFIG_H */ 307