xref: /rk3399_rockchip-uboot/include/configs/integratorap.h (revision 1d2c6bc491969f8d8fb34c8e30e8bea7a2af9c31)
13d3befa7Swdenk /*
23d3befa7Swdenk  * (C) Copyright 2003
33d3befa7Swdenk  * Texas Instruments.
43d3befa7Swdenk  * Kshitij Gupta <kshitij@ti.com>
53d3befa7Swdenk  * Configuation settings for the TI OMAP Innovator board.
63d3befa7Swdenk  *
73d3befa7Swdenk  * (C) Copyright 2004
83d3befa7Swdenk  * ARM Ltd.
93d3befa7Swdenk  * Philippe Robin, <philippe.robin@arm.com>
103d3befa7Swdenk  * Configuration for Integrator AP board.
113d3befa7Swdenk  *.
123d3befa7Swdenk  * See file CREDITS for list of people who contributed to this
133d3befa7Swdenk  * project.
143d3befa7Swdenk  *
153d3befa7Swdenk  * This program is free software; you can redistribute it and/or
163d3befa7Swdenk  * modify it under the terms of the GNU General Public License as
173d3befa7Swdenk  * published by the Free Software Foundation; either version 2 of
183d3befa7Swdenk  * the License, or (at your option) any later version.
193d3befa7Swdenk  *
203d3befa7Swdenk  * This program is distributed in the hope that it will be useful,
213d3befa7Swdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
223d3befa7Swdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
233d3befa7Swdenk  * GNU General Public License for more details.
243d3befa7Swdenk  *
253d3befa7Swdenk  * You should have received a copy of the GNU General Public License
263d3befa7Swdenk  * along with this program; if not, write to the Free Software
273d3befa7Swdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
283d3befa7Swdenk  * MA 02111-1307 USA
293d3befa7Swdenk  */
303d3befa7Swdenk 
313d3befa7Swdenk #ifndef __CONFIG_H
323d3befa7Swdenk #define __CONFIG_H
333d3befa7Swdenk /*
343d3befa7Swdenk  * High Level Configuration Options
353d3befa7Swdenk  * (easy to change)
363d3befa7Swdenk  */
373d3befa7Swdenk #define CFG_MEMTEST_START	0x100000
383d3befa7Swdenk #define CFG_MEMTEST_END		0x10000000
3974f4304eSWolfgang Denk #define CFG_HZ			1000
4074f4304eSWolfgang Denk #define CFG_HZ_CLOCK		24000000	/* Timer 1 is clocked at 24Mhz */
4174f4304eSWolfgang Denk #define CFG_TIMERBASE		0x13000100	/* Timer1		       */
423d3befa7Swdenk 
433d3befa7Swdenk #define CONFIG_CMDLINE_TAG	1	/* enable passing of ATAGs  */
443d3befa7Swdenk #define CONFIG_SETUP_MEMORY_TAGS	1
453d3befa7Swdenk #define CONFIG_MISC_INIT_R	1	/* call misc_init_r during start up */
460148e8cbSWolfgang Denk 
470148e8cbSWolfgang Denk #undef CONFIG_INIT_CRITICAL
480148e8cbSWolfgang Denk #define CONFIG_CM_INIT		1
490148e8cbSWolfgang Denk #define CONFIG_CM_REMAP		1
500148e8cbSWolfgang Denk #undef CONFIG_CM_SPD_DETECT
510148e8cbSWolfgang Denk 
523d3befa7Swdenk /*
533d3befa7Swdenk  * Size of malloc() pool
543d3befa7Swdenk  */
553d3befa7Swdenk #define CFG_MALLOC_LEN	(CFG_ENV_SIZE + 128*1024)
5642dfe7a1Swdenk #define CFG_GBL_DATA_SIZE	128	/* size in bytes reserved for initial data */
573d3befa7Swdenk 
583d3befa7Swdenk /*
593d3befa7Swdenk  * PL010 Configuration
603d3befa7Swdenk  */
613d3befa7Swdenk #define CFG_PL010_SERIAL
623d3befa7Swdenk #define CONFIG_CONS_INDEX	0
633d3befa7Swdenk #define CONFIG_BAUDRATE		38400
646705d81eSwdenk #define CONFIG_PL01x_PORTS	{ (void *) (CFG_SERIAL0), (void *) (CFG_SERIAL1) }
653d3befa7Swdenk #define CFG_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }
663d3befa7Swdenk #define CFG_SERIAL0		0x16000000
673d3befa7Swdenk #define CFG_SERIAL1		0x17000000
683d3befa7Swdenk 
6942dfe7a1Swdenk /*#define CONFIG_NET_MULTI */
7042dfe7a1Swdenk /*#define CONFIG_BOOTP_MASK	  CONFIG_BOOTP_DEFAULT */
713d3befa7Swdenk 
723d3befa7Swdenk 
73*1d2c6bc4SJon Loeliger /*
74*1d2c6bc4SJon Loeliger  * Command line configuration.
75*1d2c6bc4SJon Loeliger  */
763d3befa7Swdenk 
77*1d2c6bc4SJon Loeliger #define CONFIG_CMD_IMI
78*1d2c6bc4SJon Loeliger #define CONFIG_CMD_BDI
79*1d2c6bc4SJon Loeliger #define CONFIG_CMD_MEMORY
80*1d2c6bc4SJon Loeliger 
813d3befa7Swdenk 
823d3befa7Swdenk #define CONFIG_BOOTDELAY	2
833d3befa7Swdenk #define CONFIG_BOOTARGS		"root=/dev/mtdblock0 mem=32M console=ttyAM0 console=tty"
843d3befa7Swdenk #define CONFIG_BOOTCOMMAND	""
853d3befa7Swdenk 
863d3befa7Swdenk /*
873d3befa7Swdenk  * Miscellaneous configurable options
883d3befa7Swdenk  */
893d3befa7Swdenk #define CFG_LONGHELP	/* undef to save memory	    */
903d3befa7Swdenk #define CFG_PROMPT	"Integrator-AP # "	/* Monitor Command Prompt   */
913d3befa7Swdenk #define CFG_CBSIZE	256		/* Console I/O Buffer Size  */
923d3befa7Swdenk /* Print Buffer Size */
933d3befa7Swdenk #define CFG_PBSIZE	(CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
943d3befa7Swdenk #define CFG_MAXARGS	16		/* max number of command args	*/
953d3befa7Swdenk #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size	*/
963d3befa7Swdenk 
973d3befa7Swdenk #undef	CFG_CLKS_IN_HZ		/* everything, incl board info, in Hz */
983d3befa7Swdenk #define CFG_LOAD_ADDR	0x7fc0	/* default load address */
993d3befa7Swdenk 
1003d3befa7Swdenk /*-----------------------------------------------------------------------
1013d3befa7Swdenk  * Stack sizes
1023d3befa7Swdenk  *
1033d3befa7Swdenk  * The stack sizes are set up in start.S using the settings below
1043d3befa7Swdenk  */
1053d3befa7Swdenk #define CONFIG_STACKSIZE	(128*1024)	/* regular stack */
1063d3befa7Swdenk #ifdef CONFIG_USE_IRQ
1073d3befa7Swdenk #define CONFIG_STACKSIZE_IRQ	(4*1024)	/* IRQ stack */
1083d3befa7Swdenk #define CONFIG_STACKSIZE_FIQ	(4*1024)	/* FIQ stack */
1093d3befa7Swdenk #endif
1103d3befa7Swdenk 
1113d3befa7Swdenk /*-----------------------------------------------------------------------
1123d3befa7Swdenk  * Physical Memory Map
1133d3befa7Swdenk  */
1143d3befa7Swdenk #define CONFIG_NR_DRAM_BANKS	1	/* we have 1 bank of DRAM */
1153d3befa7Swdenk #define PHYS_SDRAM_1		0x00000000	/* SDRAM Bank #1 */
1163d3befa7Swdenk #define PHYS_SDRAM_1_SIZE	0x02000000	/* 32 MB */
1173d3befa7Swdenk 
1183d3befa7Swdenk #define CFG_FLASH_BASE		0x24000000
1193d3befa7Swdenk 
1203d3befa7Swdenk /*-----------------------------------------------------------------------
1213d3befa7Swdenk  * FLASH and environment organization
1223d3befa7Swdenk  */
1233d3befa7Swdenk #define CFG_ENV_IS_NOWHERE
1243d3befa7Swdenk #define CFG_MAX_FLASH_BANKS	1		/* max number of memory banks */
1253d3befa7Swdenk #define PHYS_FLASH_SIZE		0x01000000	/* 16MB */
1263d3befa7Swdenk /* timeout values are in ticks */
12774f4304eSWolfgang Denk #define CFG_FLASH_ERASE_TOUT	(2*CFG_HZ)	/* Timeout for Flash Erase */
12874f4304eSWolfgang Denk #define CFG_FLASH_WRITE_TOUT	(2*CFG_HZ)	/* Timeout for Flash Write */
1293d3befa7Swdenk #define CFG_MAX_FLASH_SECT	128
1303d3befa7Swdenk #define CFG_ENV_SIZE		32768
1313d3befa7Swdenk 
1323d3befa7Swdenk #define PHYS_FLASH_1		(CFG_FLASH_BASE)
1333d3befa7Swdenk 
1343d3befa7Swdenk /*-----------------------------------------------------------------------
1353d3befa7Swdenk  * PCI definitions
1363d3befa7Swdenk  */
1373d3befa7Swdenk 
13842dfe7a1Swdenk /*#define CONFIG_PCI			/--* include pci support	*/
1393d3befa7Swdenk #undef CONFIG_PCI_PNP
1403d3befa7Swdenk #define CONFIG_PCI_SCAN_SHOW	1	/* show pci devices on startup	*/
1413d3befa7Swdenk #define DEBUG
1423d3befa7Swdenk 
1433d3befa7Swdenk #define CONFIG_EEPRO100
1443d3befa7Swdenk #define CFG_RX_ETH_BUFFER	8	/* use 8 rx buffer on eepro100	*/
1453d3befa7Swdenk 
1463d3befa7Swdenk 
1473d3befa7Swdenk #define INTEGRATOR_BOOT_ROM_BASE	0x20000000
1483d3befa7Swdenk #define INTEGRATOR_HDR0_SDRAM_BASE	0x80000000
1493d3befa7Swdenk 
15042dfe7a1Swdenk /* PCI Base area */
1513d3befa7Swdenk #define INTEGRATOR_PCI_BASE		0x40000000
1523d3befa7Swdenk #define INTEGRATOR_PCI_SIZE		0x3FFFFFFF
1533d3befa7Swdenk 
15442dfe7a1Swdenk /* memory map as seen by the CPU on the local bus */
15542dfe7a1Swdenk #define CPU_PCI_IO_ADRS		0x60000000	/* PCI I/O space base */
1563d3befa7Swdenk #define CPU_PCI_IO_SIZE		0x10000
1573d3befa7Swdenk 
15842dfe7a1Swdenk #define CPU_PCI_CNFG_ADRS	0x61000000	/* PCI config space */
1593d3befa7Swdenk #define CPU_PCI_CNFG_SIZE	0x1000000
1603d3befa7Swdenk 
16142dfe7a1Swdenk #define PCI_MEM_BASE		0x40000000   /* 512M to xxx */
16242dfe7a1Swdenk /*  unused 256M from A0000000-AFFFFFFF might be used for I2O ??? */
16342dfe7a1Swdenk #define INTEGRATOR_PCI_IO_BASE	0x60000000   /* 16M to xxx */
16442dfe7a1Swdenk /*  unused (128-16)M from B1000000-B7FFFFFF */
16542dfe7a1Swdenk #define PCI_CONFIG_BASE		0x61000000   /* 16M to xxx */
16642dfe7a1Swdenk /*  unused ((128-16)M - 64K) from XXX */
1673d3befa7Swdenk 
1683d3befa7Swdenk #define PCI_V3_BASE		0x62000000
1693d3befa7Swdenk 
17042dfe7a1Swdenk /* V3 PCI bridge controller */
17142dfe7a1Swdenk #define V3_BASE			0x62000000    /* V360EPC registers */
1723d3befa7Swdenk 
1733d3befa7Swdenk #define PCI_ENET0_IOADDR	(CPU_PCI_IO_ADRS)
1743d3befa7Swdenk #define PCI_ENET0_MEMADDR	(PCI_MEM_BASE)
1753d3befa7Swdenk 
1763d3befa7Swdenk 
1773d3befa7Swdenk #define V3_PCI_VENDOR		0x00000000
1783d3befa7Swdenk #define V3_PCI_DEVICE		0x00000002
1793d3befa7Swdenk #define V3_PCI_CMD		0x00000004
1803d3befa7Swdenk #define V3_PCI_STAT		0x00000006
1813d3befa7Swdenk #define V3_PCI_CC_REV		0x00000008
1823d3befa7Swdenk #define V3_PCI_HDR_CF		0x0000000C
1833d3befa7Swdenk #define V3_PCI_IO_BASE		0x00000010
1843d3befa7Swdenk #define V3_PCI_BASE0		0x00000014
1853d3befa7Swdenk #define V3_PCI_BASE1		0x00000018
1863d3befa7Swdenk #define V3_PCI_SUB_VENDOR	0x0000002C
1873d3befa7Swdenk #define V3_PCI_SUB_ID		0x0000002E
1883d3befa7Swdenk #define V3_PCI_ROM		0x00000030
1893d3befa7Swdenk #define V3_PCI_BPARAM		0x0000003C
1903d3befa7Swdenk #define V3_PCI_MAP0		0x00000040
1913d3befa7Swdenk #define V3_PCI_MAP1		0x00000044
1923d3befa7Swdenk #define V3_PCI_INT_STAT		0x00000048
1933d3befa7Swdenk #define V3_PCI_INT_CFG		0x0000004C
1943d3befa7Swdenk #define V3_LB_BASE0		0x00000054
1953d3befa7Swdenk #define V3_LB_BASE1		0x00000058
1963d3befa7Swdenk #define V3_LB_MAP0		0x0000005E
1973d3befa7Swdenk #define V3_LB_MAP1		0x00000062
1983d3befa7Swdenk #define V3_LB_BASE2		0x00000064
1993d3befa7Swdenk #define V3_LB_MAP2		0x00000066
2003d3befa7Swdenk #define V3_LB_SIZE		0x00000068
2013d3befa7Swdenk #define V3_LB_IO_BASE		0x0000006E
2023d3befa7Swdenk #define V3_FIFO_CFG		0x00000070
2033d3befa7Swdenk #define V3_FIFO_PRIORITY	0x00000072
2043d3befa7Swdenk #define V3_FIFO_STAT		0x00000074
2053d3befa7Swdenk #define V3_LB_ISTAT		0x00000076
2063d3befa7Swdenk #define V3_LB_IMASK		0x00000077
2073d3befa7Swdenk #define V3_SYSTEM		0x00000078
2083d3befa7Swdenk #define V3_LB_CFG		0x0000007A
2093d3befa7Swdenk #define V3_PCI_CFG		0x0000007C
2103d3befa7Swdenk #define V3_DMA_PCI_ADR0		0x00000080
2113d3befa7Swdenk #define V3_DMA_PCI_ADR1		0x00000090
2123d3befa7Swdenk #define V3_DMA_LOCAL_ADR0	0x00000084
2133d3befa7Swdenk #define V3_DMA_LOCAL_ADR1	0x00000094
2143d3befa7Swdenk #define V3_DMA_LENGTH0		0x00000088
2153d3befa7Swdenk #define V3_DMA_LENGTH1		0x00000098
2163d3befa7Swdenk #define V3_DMA_CSR0		0x0000008B
2173d3befa7Swdenk #define V3_DMA_CSR1		0x0000009B
2183d3befa7Swdenk #define V3_DMA_CTLB_ADR0	0x0000008C
2193d3befa7Swdenk #define V3_DMA_CTLB_ADR1	0x0000009C
2203d3befa7Swdenk #define V3_DMA_DELAY		0x000000E0
2213d3befa7Swdenk #define V3_MAIL_DATA		0x000000C0
2223d3befa7Swdenk #define V3_PCI_MAIL_IEWR	0x000000D0
2233d3befa7Swdenk #define V3_PCI_MAIL_IERD	0x000000D2
2243d3befa7Swdenk #define V3_LB_MAIL_IEWR		0x000000D4
2253d3befa7Swdenk #define V3_LB_MAIL_IERD		0x000000D6
2263d3befa7Swdenk #define V3_MAIL_WR_STAT		0x000000D8
2273d3befa7Swdenk #define V3_MAIL_RD_STAT		0x000000DA
2283d3befa7Swdenk #define V3_QBA_MAP		0x000000DC
2293d3befa7Swdenk 
23042dfe7a1Swdenk /* SYSTEM register bits */
2313d3befa7Swdenk #define V3_SYSTEM_M_RST_OUT		(1 << 15)
2323d3befa7Swdenk #define V3_SYSTEM_M_LOCK		(1 << 14)
2333d3befa7Swdenk 
23442dfe7a1Swdenk /*  PCI_CFG bits */
2353d3befa7Swdenk #define V3_PCI_CFG_M_RETRY_EN		(1 << 10)
2363d3befa7Swdenk #define V3_PCI_CFG_M_AD_LOW1		(1 << 9)
2373d3befa7Swdenk #define V3_PCI_CFG_M_AD_LOW0		(1 << 8)
2383d3befa7Swdenk 
23942dfe7a1Swdenk /* PCI MAP register bits (PCI -> Local bus) */
2403d3befa7Swdenk #define V3_PCI_MAP_M_MAP_ADR		0xFFF00000
2413d3befa7Swdenk #define V3_PCI_MAP_M_RD_POST_INH	(1 << 15)
2423d3befa7Swdenk #define V3_PCI_MAP_M_ROM_SIZE		(1 << 11 | 1 << 10)
2433d3befa7Swdenk #define V3_PCI_MAP_M_SWAP		(1 << 9 | 1 << 8)
2443d3befa7Swdenk #define V3_PCI_MAP_M_ADR_SIZE		0x000000F0
2453d3befa7Swdenk #define V3_PCI_MAP_M_REG_EN		(1 << 1)
2463d3befa7Swdenk #define V3_PCI_MAP_M_ENABLE		(1 << 0)
2473d3befa7Swdenk 
24842dfe7a1Swdenk /* 9 => 512M window size */
2493d3befa7Swdenk #define V3_PCI_MAP_M_ADR_SIZE_512M	0x00000090
2503d3befa7Swdenk 
25142dfe7a1Swdenk /* A => 1024M window size */
2523d3befa7Swdenk #define V3_PCI_MAP_M_ADR_SIZE_1024M	0x000000A0
2533d3befa7Swdenk 
25442dfe7a1Swdenk /* LB_BASE register bits (Local bus -> PCI) */
2553d3befa7Swdenk #define V3_LB_BASE_M_MAP_ADR		0xFFF00000
2563d3befa7Swdenk #define V3_LB_BASE_M_SWAP		(1 << 8 | 1 << 9)
2573d3befa7Swdenk #define V3_LB_BASE_M_ADR_SIZE		0x000000F0
2583d3befa7Swdenk #define V3_LB_BASE_M_PREFETCH		(1 << 3)
2593d3befa7Swdenk #define V3_LB_BASE_M_ENABLE		(1 << 0)
2603d3befa7Swdenk 
26142dfe7a1Swdenk /* PCI COMMAND REGISTER bits */
2623d3befa7Swdenk #define V3_COMMAND_M_FBB_EN		(1 << 9)
2633d3befa7Swdenk #define V3_COMMAND_M_SERR_EN		(1 << 8)
2643d3befa7Swdenk #define V3_COMMAND_M_PAR_EN		(1 << 6)
2653d3befa7Swdenk #define V3_COMMAND_M_MASTER_EN		(1 << 2)
2663d3befa7Swdenk #define V3_COMMAND_M_MEM_EN		(1 << 1)
2673d3befa7Swdenk #define V3_COMMAND_M_IO_EN		(1 << 0)
2683d3befa7Swdenk 
2693d3befa7Swdenk #define INTEGRATOR_SC_BASE		0x11000000
2703d3befa7Swdenk #define INTEGRATOR_SC_PCIENABLE_OFFSET	0x18
2713d3befa7Swdenk #define INTEGRATOR_SC_PCIENABLE \
2723d3befa7Swdenk 			(INTEGRATOR_SC_BASE + INTEGRATOR_SC_PCIENABLE_OFFSET)
2733d3befa7Swdenk 
27474f4304eSWolfgang Denk /*-----------------------------------------------------------------------
27574f4304eSWolfgang Denk  * There are various dependencies on the core module (CM) fitted
27674f4304eSWolfgang Denk  * Users should refer to their CM user guide
27774f4304eSWolfgang Denk  * - when porting adjust u-boot/Makefile accordingly
27874f4304eSWolfgang Denk  *   to define the necessary CONFIG_ s for the CM involved
27974f4304eSWolfgang Denk  * see e.g. integratorcp_CM926EJ-S_config
28074f4304eSWolfgang Denk  */
2819b880bd4SWolfgang Denk #include "armcoremodule.h"
28274f4304eSWolfgang Denk 
2833d3befa7Swdenk #endif	/* __CONFIG_H */
284