13d3befa7Swdenk /* 23d3befa7Swdenk * (C) Copyright 2003 33d3befa7Swdenk * Texas Instruments. 43d3befa7Swdenk * Kshitij Gupta <kshitij@ti.com> 53d3befa7Swdenk * Configuation settings for the TI OMAP Innovator board. 63d3befa7Swdenk * 73d3befa7Swdenk * (C) Copyright 2004 83d3befa7Swdenk * ARM Ltd. 93d3befa7Swdenk * Philippe Robin, <philippe.robin@arm.com> 103d3befa7Swdenk * Configuration for Integrator AP board. 113d3befa7Swdenk *. 123d3befa7Swdenk * See file CREDITS for list of people who contributed to this 133d3befa7Swdenk * project. 143d3befa7Swdenk * 153d3befa7Swdenk * This program is free software; you can redistribute it and/or 163d3befa7Swdenk * modify it under the terms of the GNU General Public License as 173d3befa7Swdenk * published by the Free Software Foundation; either version 2 of 183d3befa7Swdenk * the License, or (at your option) any later version. 193d3befa7Swdenk * 203d3befa7Swdenk * This program is distributed in the hope that it will be useful, 213d3befa7Swdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 223d3befa7Swdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 233d3befa7Swdenk * GNU General Public License for more details. 243d3befa7Swdenk * 253d3befa7Swdenk * You should have received a copy of the GNU General Public License 263d3befa7Swdenk * along with this program; if not, write to the Free Software 273d3befa7Swdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 283d3befa7Swdenk * MA 02111-1307 USA 293d3befa7Swdenk */ 303d3befa7Swdenk 313d3befa7Swdenk #ifndef __CONFIG_H 323d3befa7Swdenk #define __CONFIG_H 333d3befa7Swdenk /* 343d3befa7Swdenk * High Level Configuration Options 353d3befa7Swdenk * (easy to change) 363d3befa7Swdenk */ 373d3befa7Swdenk #define CFG_MEMTEST_START 0x100000 383d3befa7Swdenk #define CFG_MEMTEST_END 0x10000000 3974f4304eSWolfgang Denk #define CFG_HZ 1000 4074f4304eSWolfgang Denk #define CFG_HZ_CLOCK 24000000 /* Timer 1 is clocked at 24Mhz */ 4174f4304eSWolfgang Denk #define CFG_TIMERBASE 0x13000100 /* Timer1 */ 423d3befa7Swdenk 433d3befa7Swdenk #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 443d3befa7Swdenk #define CONFIG_SETUP_MEMORY_TAGS 1 453d3befa7Swdenk #define CONFIG_MISC_INIT_R 1 /* call misc_init_r during start up */ 46*0148e8cbSWolfgang Denk 47*0148e8cbSWolfgang Denk #undef CONFIG_INIT_CRITICAL 48*0148e8cbSWolfgang Denk #define CONFIG_CM_INIT 1 49*0148e8cbSWolfgang Denk #define CONFIG_CM_REMAP 1 50*0148e8cbSWolfgang Denk #undef CONFIG_CM_SPD_DETECT 51*0148e8cbSWolfgang Denk 523d3befa7Swdenk /* 533d3befa7Swdenk * Size of malloc() pool 543d3befa7Swdenk */ 553d3befa7Swdenk #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024) 5642dfe7a1Swdenk #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ 573d3befa7Swdenk 583d3befa7Swdenk /* 593d3befa7Swdenk * PL010 Configuration 603d3befa7Swdenk */ 613d3befa7Swdenk #define CFG_PL010_SERIAL 623d3befa7Swdenk #define CONFIG_CONS_INDEX 0 633d3befa7Swdenk #define CONFIG_BAUDRATE 38400 646705d81eSwdenk #define CONFIG_PL01x_PORTS { (void *) (CFG_SERIAL0), (void *) (CFG_SERIAL1) } 653d3befa7Swdenk #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 663d3befa7Swdenk #define CFG_SERIAL0 0x16000000 673d3befa7Swdenk #define CFG_SERIAL1 0x17000000 683d3befa7Swdenk 6942dfe7a1Swdenk /*#define CONFIG_COMMANDS (CFG_CMD_DHCP | CFG_CMD_IMI | CFG_CMD_NET | CFG_CMD_PING | CFG_CMD_BDI | CFG_CMD_PCI) */ 7042dfe7a1Swdenk /*#define CONFIG_NET_MULTI */ 7142dfe7a1Swdenk /*#define CONFIG_BOOTP_MASK CONFIG_BOOTP_DEFAULT */ 723d3befa7Swdenk 733d3befa7Swdenk #define CONFIG_COMMANDS (CFG_CMD_IMI | CFG_CMD_BDI | CFG_CMD_MEMORY) 743d3befa7Swdenk 753d3befa7Swdenk 763d3befa7Swdenk /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */ 773d3befa7Swdenk #include <cmd_confdefs.h> 783d3befa7Swdenk 793d3befa7Swdenk #define CONFIG_BOOTDELAY 2 803d3befa7Swdenk #define CONFIG_BOOTARGS "root=/dev/mtdblock0 mem=32M console=ttyAM0 console=tty" 813d3befa7Swdenk #define CONFIG_BOOTCOMMAND "" 823d3befa7Swdenk 833d3befa7Swdenk /* 843d3befa7Swdenk * Miscellaneous configurable options 853d3befa7Swdenk */ 863d3befa7Swdenk #define CFG_LONGHELP /* undef to save memory */ 873d3befa7Swdenk #define CFG_PROMPT "Integrator-AP # " /* Monitor Command Prompt */ 883d3befa7Swdenk #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ 893d3befa7Swdenk /* Print Buffer Size */ 903d3befa7Swdenk #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) 913d3befa7Swdenk #define CFG_MAXARGS 16 /* max number of command args */ 923d3befa7Swdenk #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ 933d3befa7Swdenk 943d3befa7Swdenk #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */ 953d3befa7Swdenk #define CFG_LOAD_ADDR 0x7fc0 /* default load address */ 963d3befa7Swdenk 973d3befa7Swdenk /*----------------------------------------------------------------------- 983d3befa7Swdenk * Stack sizes 993d3befa7Swdenk * 1003d3befa7Swdenk * The stack sizes are set up in start.S using the settings below 1013d3befa7Swdenk */ 1023d3befa7Swdenk #define CONFIG_STACKSIZE (128*1024) /* regular stack */ 1033d3befa7Swdenk #ifdef CONFIG_USE_IRQ 1043d3befa7Swdenk #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */ 1053d3befa7Swdenk #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */ 1063d3befa7Swdenk #endif 1073d3befa7Swdenk 1083d3befa7Swdenk /*----------------------------------------------------------------------- 1093d3befa7Swdenk * Physical Memory Map 1103d3befa7Swdenk */ 1113d3befa7Swdenk #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ 1123d3befa7Swdenk #define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */ 1133d3befa7Swdenk #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */ 1143d3befa7Swdenk 1153d3befa7Swdenk #define CFG_FLASH_BASE 0x24000000 1163d3befa7Swdenk 1173d3befa7Swdenk /*----------------------------------------------------------------------- 1183d3befa7Swdenk * FLASH and environment organization 1193d3befa7Swdenk */ 1203d3befa7Swdenk #define CFG_ENV_IS_NOWHERE 1213d3befa7Swdenk #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */ 1223d3befa7Swdenk #define PHYS_FLASH_SIZE 0x01000000 /* 16MB */ 1233d3befa7Swdenk /* timeout values are in ticks */ 12474f4304eSWolfgang Denk #define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */ 12574f4304eSWolfgang Denk #define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */ 1263d3befa7Swdenk #define CFG_MAX_FLASH_SECT 128 1273d3befa7Swdenk #define CFG_ENV_SIZE 32768 1283d3befa7Swdenk 1293d3befa7Swdenk #define PHYS_FLASH_1 (CFG_FLASH_BASE) 1303d3befa7Swdenk 1313d3befa7Swdenk /*----------------------------------------------------------------------- 1323d3befa7Swdenk * PCI definitions 1333d3befa7Swdenk */ 1343d3befa7Swdenk 13542dfe7a1Swdenk /*#define CONFIG_PCI /--* include pci support */ 1363d3befa7Swdenk #undef CONFIG_PCI_PNP 1373d3befa7Swdenk #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */ 1383d3befa7Swdenk #define DEBUG 1393d3befa7Swdenk 1403d3befa7Swdenk #define CONFIG_EEPRO100 1413d3befa7Swdenk #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */ 1423d3befa7Swdenk 1433d3befa7Swdenk 1443d3befa7Swdenk #define INTEGRATOR_BOOT_ROM_BASE 0x20000000 1453d3befa7Swdenk #define INTEGRATOR_HDR0_SDRAM_BASE 0x80000000 1463d3befa7Swdenk 14742dfe7a1Swdenk /* PCI Base area */ 1483d3befa7Swdenk #define INTEGRATOR_PCI_BASE 0x40000000 1493d3befa7Swdenk #define INTEGRATOR_PCI_SIZE 0x3FFFFFFF 1503d3befa7Swdenk 15142dfe7a1Swdenk /* memory map as seen by the CPU on the local bus */ 15242dfe7a1Swdenk #define CPU_PCI_IO_ADRS 0x60000000 /* PCI I/O space base */ 1533d3befa7Swdenk #define CPU_PCI_IO_SIZE 0x10000 1543d3befa7Swdenk 15542dfe7a1Swdenk #define CPU_PCI_CNFG_ADRS 0x61000000 /* PCI config space */ 1563d3befa7Swdenk #define CPU_PCI_CNFG_SIZE 0x1000000 1573d3befa7Swdenk 15842dfe7a1Swdenk #define PCI_MEM_BASE 0x40000000 /* 512M to xxx */ 15942dfe7a1Swdenk /* unused 256M from A0000000-AFFFFFFF might be used for I2O ??? */ 16042dfe7a1Swdenk #define INTEGRATOR_PCI_IO_BASE 0x60000000 /* 16M to xxx */ 16142dfe7a1Swdenk /* unused (128-16)M from B1000000-B7FFFFFF */ 16242dfe7a1Swdenk #define PCI_CONFIG_BASE 0x61000000 /* 16M to xxx */ 16342dfe7a1Swdenk /* unused ((128-16)M - 64K) from XXX */ 1643d3befa7Swdenk 1653d3befa7Swdenk #define PCI_V3_BASE 0x62000000 1663d3befa7Swdenk 16742dfe7a1Swdenk /* V3 PCI bridge controller */ 16842dfe7a1Swdenk #define V3_BASE 0x62000000 /* V360EPC registers */ 1693d3befa7Swdenk 1703d3befa7Swdenk #define PCI_ENET0_IOADDR (CPU_PCI_IO_ADRS) 1713d3befa7Swdenk #define PCI_ENET0_MEMADDR (PCI_MEM_BASE) 1723d3befa7Swdenk 1733d3befa7Swdenk 1743d3befa7Swdenk #define V3_PCI_VENDOR 0x00000000 1753d3befa7Swdenk #define V3_PCI_DEVICE 0x00000002 1763d3befa7Swdenk #define V3_PCI_CMD 0x00000004 1773d3befa7Swdenk #define V3_PCI_STAT 0x00000006 1783d3befa7Swdenk #define V3_PCI_CC_REV 0x00000008 1793d3befa7Swdenk #define V3_PCI_HDR_CF 0x0000000C 1803d3befa7Swdenk #define V3_PCI_IO_BASE 0x00000010 1813d3befa7Swdenk #define V3_PCI_BASE0 0x00000014 1823d3befa7Swdenk #define V3_PCI_BASE1 0x00000018 1833d3befa7Swdenk #define V3_PCI_SUB_VENDOR 0x0000002C 1843d3befa7Swdenk #define V3_PCI_SUB_ID 0x0000002E 1853d3befa7Swdenk #define V3_PCI_ROM 0x00000030 1863d3befa7Swdenk #define V3_PCI_BPARAM 0x0000003C 1873d3befa7Swdenk #define V3_PCI_MAP0 0x00000040 1883d3befa7Swdenk #define V3_PCI_MAP1 0x00000044 1893d3befa7Swdenk #define V3_PCI_INT_STAT 0x00000048 1903d3befa7Swdenk #define V3_PCI_INT_CFG 0x0000004C 1913d3befa7Swdenk #define V3_LB_BASE0 0x00000054 1923d3befa7Swdenk #define V3_LB_BASE1 0x00000058 1933d3befa7Swdenk #define V3_LB_MAP0 0x0000005E 1943d3befa7Swdenk #define V3_LB_MAP1 0x00000062 1953d3befa7Swdenk #define V3_LB_BASE2 0x00000064 1963d3befa7Swdenk #define V3_LB_MAP2 0x00000066 1973d3befa7Swdenk #define V3_LB_SIZE 0x00000068 1983d3befa7Swdenk #define V3_LB_IO_BASE 0x0000006E 1993d3befa7Swdenk #define V3_FIFO_CFG 0x00000070 2003d3befa7Swdenk #define V3_FIFO_PRIORITY 0x00000072 2013d3befa7Swdenk #define V3_FIFO_STAT 0x00000074 2023d3befa7Swdenk #define V3_LB_ISTAT 0x00000076 2033d3befa7Swdenk #define V3_LB_IMASK 0x00000077 2043d3befa7Swdenk #define V3_SYSTEM 0x00000078 2053d3befa7Swdenk #define V3_LB_CFG 0x0000007A 2063d3befa7Swdenk #define V3_PCI_CFG 0x0000007C 2073d3befa7Swdenk #define V3_DMA_PCI_ADR0 0x00000080 2083d3befa7Swdenk #define V3_DMA_PCI_ADR1 0x00000090 2093d3befa7Swdenk #define V3_DMA_LOCAL_ADR0 0x00000084 2103d3befa7Swdenk #define V3_DMA_LOCAL_ADR1 0x00000094 2113d3befa7Swdenk #define V3_DMA_LENGTH0 0x00000088 2123d3befa7Swdenk #define V3_DMA_LENGTH1 0x00000098 2133d3befa7Swdenk #define V3_DMA_CSR0 0x0000008B 2143d3befa7Swdenk #define V3_DMA_CSR1 0x0000009B 2153d3befa7Swdenk #define V3_DMA_CTLB_ADR0 0x0000008C 2163d3befa7Swdenk #define V3_DMA_CTLB_ADR1 0x0000009C 2173d3befa7Swdenk #define V3_DMA_DELAY 0x000000E0 2183d3befa7Swdenk #define V3_MAIL_DATA 0x000000C0 2193d3befa7Swdenk #define V3_PCI_MAIL_IEWR 0x000000D0 2203d3befa7Swdenk #define V3_PCI_MAIL_IERD 0x000000D2 2213d3befa7Swdenk #define V3_LB_MAIL_IEWR 0x000000D4 2223d3befa7Swdenk #define V3_LB_MAIL_IERD 0x000000D6 2233d3befa7Swdenk #define V3_MAIL_WR_STAT 0x000000D8 2243d3befa7Swdenk #define V3_MAIL_RD_STAT 0x000000DA 2253d3befa7Swdenk #define V3_QBA_MAP 0x000000DC 2263d3befa7Swdenk 22742dfe7a1Swdenk /* SYSTEM register bits */ 2283d3befa7Swdenk #define V3_SYSTEM_M_RST_OUT (1 << 15) 2293d3befa7Swdenk #define V3_SYSTEM_M_LOCK (1 << 14) 2303d3befa7Swdenk 23142dfe7a1Swdenk /* PCI_CFG bits */ 2323d3befa7Swdenk #define V3_PCI_CFG_M_RETRY_EN (1 << 10) 2333d3befa7Swdenk #define V3_PCI_CFG_M_AD_LOW1 (1 << 9) 2343d3befa7Swdenk #define V3_PCI_CFG_M_AD_LOW0 (1 << 8) 2353d3befa7Swdenk 23642dfe7a1Swdenk /* PCI MAP register bits (PCI -> Local bus) */ 2373d3befa7Swdenk #define V3_PCI_MAP_M_MAP_ADR 0xFFF00000 2383d3befa7Swdenk #define V3_PCI_MAP_M_RD_POST_INH (1 << 15) 2393d3befa7Swdenk #define V3_PCI_MAP_M_ROM_SIZE (1 << 11 | 1 << 10) 2403d3befa7Swdenk #define V3_PCI_MAP_M_SWAP (1 << 9 | 1 << 8) 2413d3befa7Swdenk #define V3_PCI_MAP_M_ADR_SIZE 0x000000F0 2423d3befa7Swdenk #define V3_PCI_MAP_M_REG_EN (1 << 1) 2433d3befa7Swdenk #define V3_PCI_MAP_M_ENABLE (1 << 0) 2443d3befa7Swdenk 24542dfe7a1Swdenk /* 9 => 512M window size */ 2463d3befa7Swdenk #define V3_PCI_MAP_M_ADR_SIZE_512M 0x00000090 2473d3befa7Swdenk 24842dfe7a1Swdenk /* A => 1024M window size */ 2493d3befa7Swdenk #define V3_PCI_MAP_M_ADR_SIZE_1024M 0x000000A0 2503d3befa7Swdenk 25142dfe7a1Swdenk /* LB_BASE register bits (Local bus -> PCI) */ 2523d3befa7Swdenk #define V3_LB_BASE_M_MAP_ADR 0xFFF00000 2533d3befa7Swdenk #define V3_LB_BASE_M_SWAP (1 << 8 | 1 << 9) 2543d3befa7Swdenk #define V3_LB_BASE_M_ADR_SIZE 0x000000F0 2553d3befa7Swdenk #define V3_LB_BASE_M_PREFETCH (1 << 3) 2563d3befa7Swdenk #define V3_LB_BASE_M_ENABLE (1 << 0) 2573d3befa7Swdenk 25842dfe7a1Swdenk /* PCI COMMAND REGISTER bits */ 2593d3befa7Swdenk #define V3_COMMAND_M_FBB_EN (1 << 9) 2603d3befa7Swdenk #define V3_COMMAND_M_SERR_EN (1 << 8) 2613d3befa7Swdenk #define V3_COMMAND_M_PAR_EN (1 << 6) 2623d3befa7Swdenk #define V3_COMMAND_M_MASTER_EN (1 << 2) 2633d3befa7Swdenk #define V3_COMMAND_M_MEM_EN (1 << 1) 2643d3befa7Swdenk #define V3_COMMAND_M_IO_EN (1 << 0) 2653d3befa7Swdenk 2663d3befa7Swdenk #define INTEGRATOR_SC_BASE 0x11000000 2673d3befa7Swdenk #define INTEGRATOR_SC_PCIENABLE_OFFSET 0x18 2683d3befa7Swdenk #define INTEGRATOR_SC_PCIENABLE \ 2693d3befa7Swdenk (INTEGRATOR_SC_BASE + INTEGRATOR_SC_PCIENABLE_OFFSET) 2703d3befa7Swdenk 27174f4304eSWolfgang Denk /*----------------------------------------------------------------------- 27274f4304eSWolfgang Denk * There are various dependencies on the core module (CM) fitted 27374f4304eSWolfgang Denk * Users should refer to their CM user guide 27474f4304eSWolfgang Denk * - when porting adjust u-boot/Makefile accordingly 27574f4304eSWolfgang Denk * to define the necessary CONFIG_ s for the CM involved 27674f4304eSWolfgang Denk * see e.g. integratorcp_CM926EJ-S_config 27774f4304eSWolfgang Denk */ 27874f4304eSWolfgang Denk 27974f4304eSWolfgang Denk #define CM_BASE 0x10000000 28074f4304eSWolfgang Denk 28174f4304eSWolfgang Denk /* CM registers common to all integrator/CP CMs */ 28274f4304eSWolfgang Denk #define OS_CTRL 0x0000000C 28374f4304eSWolfgang Denk #define CMMASK_REMAP 0x00000005 /* Set remap & led */ 28474f4304eSWolfgang Denk #define CMMASK_RESET 0x00000008 28574f4304eSWolfgang Denk #define OS_LOCK 0x00000014 28674f4304eSWolfgang Denk #define CMVAL_LOCK 0x0000A000 /* Locking value */ 28774f4304eSWolfgang Denk #define CMMASK_LOCK 0x0000005F /* Locking value */ 28874f4304eSWolfgang Denk #define CMVAL_UNLOCK 0x00000000 /* Any value != CM_LOCKVAL */ 28974f4304eSWolfgang Denk #define OS_SDRAM 0x00000020 29074f4304eSWolfgang Denk #define OS_INIT 0x00000024 29174f4304eSWolfgang Denk #define CMMASK_MAP_SIMPLE 0xFFFDFFFF /* simple mapping */ 29274f4304eSWolfgang Denk #define CMMASK_TCRAM_DISABLE 0xFFFEFFFF /* TCRAM disabled */ 293*0148e8cbSWolfgang Denk #define CMMASK_LOWVEC 0x00000004 /* vectors @ 0x00000000 */ 29474f4304eSWolfgang Denk 29574f4304eSWolfgang Denk #ifdef CONFIG_CM_SPD_DETECT 29674f4304eSWolfgang Denk #define OS_SPD 0x00000100 /* The SDRAM SPD data is copied here */ 29774f4304eSWolfgang Denk #endif 2983d3befa7Swdenk 299*0148e8cbSWolfgang Denk #if defined (CONFIG_CM10200E) || defined (CONFIG_CM10220E) 300*0148e8cbSWolfgang Denk #define CMMASK_INIT_102 0x00000300 /* see CM102xx ref manual 301*0148e8cbSWolfgang Denk * - PLL test clock bypassed 302*0148e8cbSWolfgang Denk * - bus clock ratio 2 303*0148e8cbSWolfgang Denk * - little endian 304*0148e8cbSWolfgang Denk * - vectors at zero 305*0148e8cbSWolfgang Denk */ 306*0148e8cbSWolfgang Denk #endif /* CM1022xx */ 307*0148e8cbSWolfgang Denk 308*0148e8cbSWolfgang Denk #define CMMASK_LE 0x00000008 /* little endian */ 309*0148e8cbSWolfgang Denk #define CMMASK_CMxx6_COMMON 0x00000100 /* Common value for CMxx6 310*0148e8cbSWolfgang Denk * - divisor/ratio b00000001 311*0148e8cbSWolfgang Denk * bx 312*0148e8cbSWolfgang Denk * - HCLKDIV b000 313*0148e8cbSWolfgang Denk * bxx 314*0148e8cbSWolfgang Denk * - PLL BYPASS b00 315*0148e8cbSWolfgang Denk */ 3163d3befa7Swdenk #endif /* __CONFIG_H */ 317*0148e8cbSWolfgang Denk 318