1 /* 2 * (C) Copyright 2012 3 * Linaro 4 * Linus Walleij <linus.walleij@linaro.org> 5 * Common ARM Integrator configuration settings 6 * 7 * SPDX-License-Identifier: GPL-2.0+ 8 */ 9 10 #define CONFIG_SYS_TEXT_BASE 0x01000000 11 #define CONFIG_SYS_MEMTEST_START 0x100000 12 #define CONFIG_SYS_MEMTEST_END 0x10000000 13 #define CONFIG_SYS_TIMERBASE 0x13000100 /* Timer1 */ 14 #define CONFIG_SYS_LOAD_ADDR 0x7fc0 /* default load address */ 15 #define CONFIG_SYS_LONGHELP 16 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size*/ 17 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024) /* Size of malloc() pool */ 18 19 /* Serial port PL010/PL011 through the device model */ 20 #define CONFIG_PL01X_SERIAL 21 #define CONFIG_CONS_INDEX 0 22 23 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 24 #define CONFIG_SETUP_MEMORY_TAGS 25 #define CONFIG_MISC_INIT_R /* call misc_init_r during start up */ 26 27 /* 28 * There are various dependencies on the core module (CM) fitted 29 * Users should refer to their CM user guide 30 */ 31 #include "armcoremodule.h" 32 33 /* 34 * Initialize and remap the core module, use SPD to detect memory size 35 * If CONFIG_SKIP_LOWLEVEL_INIT is not defined & 36 * the core module has a CM_INIT register 37 * then the U-Boot initialisation code will 38 * e.g. ARM Boot Monitor or pre-loader is repeated once 39 * (to re-initialise any existing CM_INIT settings to safe values). 40 * 41 * This is usually not the desired behaviour since the platform 42 * will either reboot into the ARM monitor (or pre-loader) 43 * or continuously cycle thru it without U-Boot running, 44 * depending upon the setting of Integrator/CP switch S2-4. 45 * 46 * However it may be needed if Integrator/CP switch S2-1 47 * is set OFF to boot direct into U-Boot. 48 * In that case comment out the line below. 49 */ 50 #define CONFIG_CM_INIT 51 #define CONFIG_CM_REMAP 52 #define CONFIG_CM_SPD_DETECT 53 54 /* 55 * The ARM boot monitor initializes the board. 56 * However, the default U-Boot code also performs the initialization. 57 * If desired, this can be prevented by defining SKIP_LOWLEVEL_INIT 58 * - see documentation supplied with board for details of how to choose the 59 * image to run at reset/power up 60 * e.g. whether the ARM Boot Monitor runs before U-Boot 61 */ 62 /* #define CONFIG_SKIP_LOWLEVEL_INIT */ 63 64 /* 65 * The ARM boot monitor does not relocate U-Boot. 66 * However, the default U-Boot code performs the relocation check, 67 * and may relocate the code if the memory map is changed. 68 * If necessary this can be prevented by defining SKIP_RELOCATE_UBOOT 69 */ 70 /* #define SKIP_CONFIG_RELOCATE_UBOOT */ 71 72 /* 73 * Physical Memory Map 74 */ 75 #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ 76 #define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */ 77 #define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */ 78 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 79 #define CONFIG_SYS_INIT_RAM_SIZE PHYS_SDRAM_1_SIZE 80 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_SDRAM_BASE + \ 81 CONFIG_SYS_INIT_RAM_SIZE - \ 82 GENERATED_GBL_DATA_SIZE) 83 #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_GBL_DATA_OFFSET 84 85 /* 86 * FLASH and environment organization 87 * Top varies according to amount fitted 88 * Reserve top 4 blocks of flash 89 * - ARM Boot Monitor 90 * - Unused 91 * - SIB block 92 * - U-Boot environment 93 */ 94 #define CONFIG_SYS_FLASH_CFI 1 95 #define CONFIG_FLASH_CFI_DRIVER 1 96 #define CONFIG_SYS_FLASH_BASE 0x24000000 97 #define CONFIG_SYS_MAX_FLASH_BANKS 1 98 99 /* Timeout values in ticks */ 100 #define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Erase Timeout */ 101 #define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Write Timeout */ 102 #define CONFIG_SYS_FLASH_PROTECTION /* The devices have real protection */ 103 #define CONFIG_SYS_FLASH_EMPTY_INFO /* flinfo indicates empty blocks */ 104