1 /* 2 * (C) Copyright 2004 3 * Texas Instruments. 4 * Richard Woodruff <r-woodruff2@ti.com> 5 * Kshitij Gupta <kshitij@ti.com> 6 * 7 * Configuration settings for the phyCORE-i.MX31 board. 8 * 9 * SPDX-License-Identifier: GPL-2.0+ 10 */ 11 12 #ifndef __CONFIG_H 13 #define __CONFIG_H 14 15 #include <asm/arch/imx-regs.h> 16 17 /* High Level Configuration Options */ 18 #define CONFIG_MX31 /* This is a mx31 */ 19 #define CONFIG_MX31_CLK32 32000 20 21 #define CONFIG_SYS_GENERIC_BOARD 22 23 #define CONFIG_DISPLAY_CPUINFO 24 #define CONFIG_DISPLAY_BOARDINFO 25 26 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ 27 #define CONFIG_SETUP_MEMORY_TAGS 28 #define CONFIG_INITRD_TAG 29 30 /* 31 * Size of malloc() pool 32 */ 33 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 512 * 1024) 34 35 /* 36 * Hardware drivers 37 */ 38 39 #define CONFIG_SYS_I2C 40 #define CONFIG_SYS_I2C_MXC 41 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 42 #define CONFIG_SYS_I2C_CLK_OFFSET I2C2_CLK_OFFSET 43 44 #define CONFIG_MXC_UART 45 #define CONFIG_MXC_UART_BASE UART1_BASE 46 47 /* allow to overwrite serial and ethaddr */ 48 #define CONFIG_ENV_OVERWRITE 49 #define CONFIG_CONS_INDEX 1 50 #define CONFIG_BAUDRATE 115200 51 52 /*********************************************************** 53 * Command definition 54 ***********************************************************/ 55 56 #include <config_cmd_default.h> 57 58 #define CONFIG_CMD_PING 59 #define CONFIG_CMD_EEPROM 60 #define CONFIG_CMD_I2C 61 62 #define CONFIG_BOOTDELAY 3 63 64 #define MTDPARTS_DEFAULT "mtdparts=physmap-flash.0:128k(uboot)ro," \ 65 "1536k(kernel),-(root)" 66 67 #define CONFIG_NETMASK 255.255.255.0 68 #define CONFIG_IPADDR 192.168.23.168 69 #define CONFIG_SERVERIP 192.168.23.2 70 71 #define CONFIG_EXTRA_ENV_SETTINGS \ 72 "bootargs_base=setenv bootargs console=ttySMX0,115200\0" \ 73 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \ 74 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \ 75 "bootargs_flash=setenv bootargs $(bootargs) " \ 76 "root=/dev/mtdblock2 rootfstype=jffs2\0" \ 77 "bootargs_mtd=setenv bootargs $(bootargs) $(mtdparts)\0" \ 78 "bootcmd=run bootcmd_net\0" \ 79 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs;" \ 80 "tftpboot 0x80000000 $(uimage);bootm\0" \ 81 "bootcmd_flash=run bootargs_base bootargs_mtd bootargs_flash;" \ 82 "bootm 0x80000000\0" \ 83 "unlock=yes\0" \ 84 "mtdparts=" MTDPARTS_DEFAULT "\0" \ 85 "prg_uboot=tftpboot 0x80000000 $(uboot);" \ 86 "protect off 0xa0000000 +0x20000;" \ 87 "erase 0xa0000000 +0x20000;" \ 88 "cp.b 0x80000000 0xa0000000 $(filesize)\0" \ 89 "prg_kernel=tftpboot 0x80000000 $(uimage);" \ 90 "erase 0xa0040000 +0x180000;" \ 91 "cp.b 0x80000000 0xa0040000 $(filesize)\0" \ 92 "prg_jffs2=tftpboot 0x80000000 $(jffs2);" \ 93 "erase 0xa01c0000 0xa1ffffff;" \ 94 "cp.b 0x80000000 0xa01c0000 $(filesize)\0" \ 95 "videomode=video=ctfb:x:240,y:320,depth:16,mode:0," \ 96 "pclk:185925,le:9,ri:17,up:7,lo:10,hs:1,vs:1," \ 97 "sync:1241513985,vmode:0\0" 98 99 100 #define CONFIG_SMC911X 101 #define CONFIG_SMC911X_BASE 0xa8000000 102 #define CONFIG_SMC911X_32_BIT 103 104 /* 105 * Miscellaneous configurable options 106 */ 107 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 108 #define CONFIG_SYS_PROMPT "uboot> " 109 /* Console I/O Buffer Size */ 110 #define CONFIG_SYS_CBSIZE 256 111 /* Print Buffer Size */ 112 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \ 113 sizeof(CONFIG_SYS_PROMPT) + 16) 114 /* max number of command args */ 115 #define CONFIG_SYS_MAXARGS 16 116 /* Boot Argument Buffer Size */ 117 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE 118 119 #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */ 120 #define CONFIG_SYS_MEMTEST_END 0x10000 121 122 #define CONFIG_SYS_LOAD_ADDR 0 /* default load address */ 123 124 #define CONFIG_CMDLINE_EDITING 125 126 /* 127 * Physical Memory Map 128 */ 129 #define CONFIG_NR_DRAM_BANKS 1 130 #define PHYS_SDRAM_1 0x80000000 131 #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024) 132 #define CONFIG_BOARD_EARLY_INIT_F 133 #define CONFIG_SYS_TEXT_BASE 0xA0000000 134 135 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 136 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR 137 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE 138 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ 139 GENERATED_GBL_DATA_SIZE) 140 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ 141 CONFIG_SYS_GBL_DATA_OFFSET) 142 143 /* 144 * FLASH and environment organization 145 */ 146 #define CONFIG_SYS_FLASH_BASE 0xa0000000 147 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max # of memory banks */ 148 #define CONFIG_SYS_MAX_FLASH_SECT 259 /* max # of sectors/chip */ 149 /* Monitor at beginning of flash */ 150 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 151 152 #define CONFIG_ENV_IS_IN_EEPROM 153 #define CONFIG_ENV_OFFSET 0x00 /* env. starts here */ 154 #define CONFIG_ENV_SIZE 4096 155 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 156 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 5 bits = 32 octets */ 157 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10 ms delay */ 158 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* byte addr. lenght */ 159 160 /* 161 * CFI FLASH driver setup 162 */ 163 #define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */ 164 #define CONFIG_FLASH_CFI_DRIVER /* Use drivers/mtd/cfi_flash.c */ 165 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffered writes (~10x faster) */ 166 #define CONFIG_SYS_FLASH_PROTECTION /* Use hardware sector protection */ 167 168 /* 169 * Timeout for Flash Erase and Flash Write 170 * timeout values are in ticks 171 */ 172 #define CONFIG_SYS_FLASH_ERASE_TOUT (100*CONFIG_SYS_HZ) 173 #define CONFIG_SYS_FLASH_WRITE_TOUT (100*CONFIG_SYS_HZ) 174 175 /* 176 * JFFS2 partitions 177 */ 178 #undef CONFIG_CMD_MTDPARTS 179 #define CONFIG_JFFS2_DEV "nor0" 180 181 /* EET platform additions */ 182 #ifdef CONFIG_IMX31_PHYCORE_EET 183 #define CONFIG_BOARD_LATE_INIT 184 185 #define CONFIG_MXC_GPIO 186 187 #define CONFIG_HARD_SPI 188 #define CONFIG_MXC_SPI 189 #define CONFIG_CMD_SPI 190 191 #define CONFIG_S6E63D6 192 193 #define CONFIG_VIDEO 194 #define CONFIG_CFB_CONSOLE 195 #define CONFIG_VIDEO_MX3 196 #define CONFIG_VIDEO_LOGO 197 #define CONFIG_VIDEO_SW_CURSOR 198 #define CONFIG_VGA_AS_SINGLE_DEVICE 199 #define CONFIG_SYS_CONSOLE_IS_IN_ENV 200 #define CONFIG_SPLASH_SCREEN 201 #define CONFIG_CMD_BMP 202 #define CONFIG_BMP_16BPP 203 #endif 204 205 #endif /* __CONFIG_H */ 206